# **Stony Brook University**



# OFFICIAL COPY

The official electronic file of this thesis or dissertation is maintained by the University Libraries on behalf of The Graduate School at Stony Brook University.

© All Rights Reserved by Author.

### Experimental Study of Electron Transport through Nanometer-Scale Metal-Oxide Junctions

A Dissertation Presented by

### Zhongkui Tan

to The Graduate School in Partial Fulfillment of the Requirements for the Degree of

#### Doctor of Philosophy

in

Physics

Stony Brook University May 2010

#### Stony Brook University

The Graduate School

#### Zhongkui Tan

We, the dissertation committee for the above candidate for the Doctor of Philosophy degree, hereby recommend acceptance of this dissertation.

Konstantin K. Likharev – Dissertation Advisor Professor, Department of Physics and Astronomy

James E. Lukens - Chairperson of Defense Professor, Department of Physics and Astronomy

Ismail Zahed Professor, Department of Physics and Astronomy

> Andreas Mayr - Outside Member Professor, Department of Chemistry

This dissertation is accepted by the Graduate School.

Lawrence Martin Dean of the Graduate School

# Abstract of the Dissertation Experimental Study of Electron Transport through Nanometer-Scale Metal-Oxide Junctions

by

Zhongkui Tan

Doctor of Philosophy

in

#### Physics

#### Stony Brook University

#### 2010

This work presents results of an experimental study of electron transport through few nanometer-scale metal oxide junctions of two types:

First, we have measured transport properties of Nb/Al/Nb junctions fabricated using thermal oxidation or rf-plasma oxidation at various conditions, with rapid thermal post-annealing (RTA) to improve junction endurance in electric fields in excess of 10 MV/cm. The results indicate that such junctions may combine high field endurance (corresponding to at least  $10^{10}$  write/erase cycles in floating-gate memories) and high current density (corresponding to 30-ns-scale write/erase time) at high voltages, with very low conductance (corresponding to retention time scale ~0.1 s) at low voltages. We discuss the improvements necessary for the use of such junctions in advanced floating-gate memories.

Second, we have studied resistive bistability (memory) effects in junctions based on

several metal oxides, with a focus on sample-to-sample reproducibility which is necessary for the practical use of such junctions, in particular as crosspoint devices of hybrid CMOS/nanoelectronic circuits. Few-nm-thick layers of NbO<sub>x</sub>, CuO<sub>x</sub> and TiO<sub>x</sub> have been formed by thermal and plasma oxidation, at various deposition and oxidation conditions, both with or without rapid thermal post-annealing. The resistive bistability effect has been observed for all these materials, with particularly high switching endurance (over  $10^3$  switching cycles) obtained for single-layer TiO<sub>2</sub> junctions, and the best reproducibility reached for multi-layer junctions of the same material. Fabrication optimization has allowed us to improve the OFF/ON resistance ratio to about  $10^3$ , though the sample-to-sample reproducibility is so far still lower than that required for large scale integration.

Key Words: electron transport, metal oxide, crested barrier, rapid thermal annealing, endurance, resistive bistability, reproducibility.

# List of Contents

| List of Figures                                                    | vi  |
|--------------------------------------------------------------------|-----|
| List of Tables                                                     | x   |
| Acknowledgement                                                    | xi  |
| Chapter 1 Introduction                                             | 1   |
| Chapter 2 Aluminum oxide tunnel barriers with high field endurance |     |
| 2.1 Fabrication and experiment procedures                          | 16  |
| 2.2 Thermally oxidized (TO) wafer                                  | 19  |
| 2.3 Plasma oxidized (PO) wafers                                    |     |
| 2.4 Simulation and fitting results                                 |     |
| 2.5 Attempts at double layer fabrication                           | 40  |
| 2.6 Oxide breakdown and endurance test                             | 44  |
| 2.7 Conclusions                                                    | 54  |
| Chapter 3 Resistive bistability in metal oxide junctions           | 55  |
| 3.1 Recent experiments of resistive bistability                    | 55  |
| 3.2 Fabrication and experiment procedures                          | 59  |
| 3.3 NbO <sub>x</sub> -based junctions                              | 69  |
| 3.4 CuO <sub>x</sub> -based junctions                              | 75  |
| 3.5 Single-layer-TiO <sub>x</sub> -based junctions                 | 80  |
| 3.6 Multi-layer-TiO <sub>x</sub> -based junctions                  | 86  |
| 3.7 Conclusions and other possible approaches                      |     |
| 3.8 Integration attempts                                           | 102 |
| Chapter 4 Conclusions                                              |     |
| Bibliography                                                       |     |
| Appendix:                                                          | 115 |

# List of Figures

| Figure 1.1 Conduction band edge diagrams of various tunnel barriers                                                                                                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 1.2 Possible cell structure of NOVORAM/FGRAM                                                                                                                                                                                                                                                                                                                   |
| Figure 1.3 Resistive bistability in metal oxides: (a) the dc <i>I-V</i> curve (schematically), and the parameter nomenclature; (b), (c), (d) a cartoon of the apparent bistability mechanism.                                                                                                                                                                         |
| Figure 1.4 The general idea of a hybrid CMOS/nanoelectronic circuit                                                                                                                                                                                                                                                                                                   |
| Figure 1.5 The nanowire-crossbar add-on (schematically)                                                                                                                                                                                                                                                                                                               |
| Figure 2.1 (a) Top view of a 2-inch oxidized silicon wafer. This wafer has been diced into 57 5×5 mm <sup>2</sup> chips for further electrical characterization. (b) Top view of one 5×5 mm <sup>2</sup> chip containing 18 junctions whose areas has been defined to be $3\times3 \ \mu\text{m}^2$ , $30\times30 \ \mu\text{m}^2$ and $300\times300 \ \mu\text{m}^2$ |
| Figure 2.2 An HR TEM image of a sample from wafer VJCB4. The layer of aluminum oxide is amorphous and about 1 to 2 nm thick                                                                                                                                                                                                                                           |
| Figure 2.3: <i>G-V</i> curves for a junction from wafer VJCB4                                                                                                                                                                                                                                                                                                         |
| Figure 2.4 HR TEM images of a sample from wafer VJCB3                                                                                                                                                                                                                                                                                                                 |
| Figure 2.5 Typical <i>I-V</i> s from three junctions of wafer VJCB17a. These junctions show great reproducibility and scaling with areas                                                                                                                                                                                                                              |
| Figure 2.6 Temperature dependence of <i>G-V</i> curves from one junction of wafer VJCB17a.                                                                                                                                                                                                                                                                            |
| Figure 2.7 <i>G-V</i> curves of junctions of wafer VJCB17b for different durations of annealing at 400°C                                                                                                                                                                                                                                                              |
| Figure 2.8 <i>G-V</i> curves of junctions from wafer VJCB17b, with different RTA temperatures, for 30 seconds                                                                                                                                                                                                                                                         |
| Figure 2.9 Illustration of the potential barrier diagram divided by <i>N</i> piece                                                                                                                                                                                                                                                                                    |
| Figure 2.10 <i>G-V</i> fitting of a junction from thermally oxidized wafer VJCB4                                                                                                                                                                                                                                                                                      |
| Figure 2.11 <i>G-V</i> fitting of a junction from plasma oxidized wafer VJCB3                                                                                                                                                                                                                                                                                         |
| Figure 2.12 <i>G-V</i> fitting of a junction from plasma oxidized wafer VJCB17a with various RTA temperatures from 400 to 550°C for 30 seconds                                                                                                                                                                                                                        |

| Figure 2.13 Aluminum oxide tunnel barrier height and thickness obtained from Matlab simulation for junctions of wafer VJCB17a within RTA temperatures ranging from 400 to 550°C for 30 seconds                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 2.14 (a) Aluminum tunnel barrier height and (b) barrier thickness, obtained from Matlab simulation for junctions of wafer VJCB17c, 22, 23 and 24 with O <sub>2</sub> pressure ranging from 5 to 60 mTorr during plasma oxidation |
| Figure 2.15 Typical <i>G-V</i> curves from junctions of double layer wafers                                                                                                                                                             |
| Figure 2.16 Breakdown Voltage $V_{BD}$ at room temperature and liquid helium temperature, for junctions fabricated at various rf plasma power from 10 to 250 W, as grown or after RTA at 400°C for 30 seconds                           |
| Figure 2.17 Schematic illustration of voltage pulses used in endurance test                                                                                                                                                             |
| Figure 2.18 Frequency dependence of $Q_{BD}$ for same amplitude of voltage pulses, in the range of 100 Hz to 10 MHz, as well as dc applied voltages                                                                                     |
| Figure 2.19 $Q_{BD}$ dependence of applied voltages                                                                                                                                                                                     |
| Figure 2.20 Voltage dependence of $Q_{BD}$ for junctions of several wafers                                                                                                                                                              |
| Figure 2.21 N vs $\tau$ for junctions of wafer VJCB17a, with different RTA conditions 50                                                                                                                                                |
| Figure 2.22 Linear fit of $ln(N)$ vs $ln(\tau)$ for junctions of wafer VJCB17c, after RTA at 400°C for 30 seconds                                                                                                                       |
| Figure 2.23 Field endurance parameter $N/\tau^2$ and retention time scale $\tau_R$ as functions of RTA conditions                                                                                                                       |
| Figure 2.24 Field endurance parameter $N/\tau^2$ as a function of aluminum oxidation conditions. Wafers CB22, CB17C, CB23 and CB24 were fabricated just as CB17a, but at different O <sub>2</sub> pressures                             |
| Figure 3.1 Diagram of our evaporation system (called "Pb system") with major components listed                                                                                                                                          |
| Figure 3.2 Diagram of one of our sputtering systems (called "IBM system") with major components listed                                                                                                                                  |
| Figure 3.3 An ADF-STEM image of a sample from wafer VJTiOx8                                                                                                                                                                             |
| Figure 3.4 Diagram of the reactive ion etch (RIE) system with major components listed.                                                                                                                                                  |
| Figure 3.5 Schematic illustration of fabrication flow of one TiO <sub>x</sub> wafer                                                                                                                                                     |

| Figure 3.6 Typical dc <i>I-V</i> curve of a junction from wafer VJNbOx371                                                                                                              |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Figure 3.7 Typical dc <i>I-V</i> curve of a junction from wafer VJNbOx3 after RTA                                                                                                      |
| Figure 3.8 Effect of temperature of a 30-second RTA on the OFF/ON resistance ratio and the yield of good devices from wafer VJNbOx3                                                    |
| Figure 3.9 Multi-level switching of a junction from wafer VJNbOx2 after RTA73                                                                                                          |
| Figure 3.10 Schottky <i>I-V</i> curves of a junction from wafer VJNbOx474                                                                                                              |
| Figure 3.11 Resistance distributions of junctions from wafer VJCuOx3                                                                                                                   |
| Figure 3.12 Typical dc <i>I-V</i> curve of a junction from wafer VJCuOx7                                                                                                               |
| Figure 3.13 Typical dc <i>I-V</i> curve of a junction from wafer VJCuOx7 after RTA77                                                                                                   |
| Figure 3.14 Effect of temperature of a 30-second RTA on the OFF/ON resistance ratio and the yield of good devices from wafer VJCuOx7                                                   |
| Figure 3.15 One dc <i>I-V</i> curve of a junction from wafer VJCuOx7 after RTA, with $R_{\text{OFF}}/R_{\text{ON}}=2.5$                                                                |
| Figure 3.16 One dc <i>I-V</i> curve of a junction from wafer VJCuOx15 after RTA, with $R_{\text{OFF}}/R_{\text{ON}}=30$                                                                |
| Figure 3.17 Temperature dependence of <i>I-V</i> hysteresis loops of a junction from wafer VJTiOx4                                                                                     |
| Figure 3.18 Time dependence of current at 1 V at room temperature. Two junctions with different areas are both from wafer VJTiOx4                                                      |
| Figure 3.19 Typical dc <i>I-V</i> curve of a junction from wafer VJTiOx2 after RTA                                                                                                     |
| Figure 3.20 Effect of temperature of a 30-second RTA on the OFF/ON resistance ratio and the yield of good devices from wafer VJTiOx2                                                   |
| Figure 3.21 Schematic illustration of voltage pulses used in endurance test                                                                                                            |
| Figure 3.22 Results of the "endurance test" (repeated ON/OFF cycling) of a junction from wafer VJTiOx2 after RTA                                                                       |
| Figure 3.23 (a) EELS spectrum location references in an ADF-STEM image. Scale bar is in nanometers. (b) Typical electron energy loss peaks of titanium and oxygen in an EELS spectrum. |
| Figure 3.24 (a) EELS signal profile of titanium, (b) EELS signal profile of oxygen and (c) the relative concerntration of titanium and oxygen of a device from wafer VJTiOx8 89        |

| Figure 3.25 EELS signal profile of platinum of a device from wafer VJTiOx8                                                                                  | 90         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| Figure 3.26 An ADF-STEM image of a junction from wafer VJTiOx17 (7 cycles)                                                                                  | 90         |
| Figure 3.27 EELS signal profiles of (a) platinum, (b) oxygen and (c) titanium of a dev<br>from wafer VJTiOx8. Spectrum location references are given in (d) | ice<br>91  |
| Figure 3.28 DC <i>I-V</i> curves of three different devices from wafer VJTiOx8 before tRTA                                                                  | the<br>93  |
| Figure 3.29 Statistics of the switching thresholds $V_t$ and $V'_t$ for "as grown" devices (i before the RTA) from wafer VJTiOx8.                           | i.e.<br>94 |
| Figure 3.30 Typical dc <i>I-V</i> curve of a junction from wafer VJTiOx8 after the RTA                                                                      | 95         |
| Figure 3.31 Effect of temperature of a 30-second RTA on the OFF/ON resistance ra and the yield of good devices from that wafer.                             | tio<br>95  |
| Figure 3.32 Typical dc <i>I-V</i> curve of a junction from wafer VJTiOx17. (7 cycles) Positic current is set in log scale to be visible in the plot.        | ive<br>96  |
| Figure 3.33 Diagram of setup for short voltage pulses measurements                                                                                          | 99         |
| Figure 3.34 One dc <i>I-V</i> curve of a junction from wafer VJa-SiAg1                                                                                      | 01         |
| Figure 3.35 Layout of one CMOS chip 1                                                                                                                       | 02         |
| Figure 3.36 Actual microphotographs of CMOS chip surface 1                                                                                                  | 03         |
| Figure 3.37 Integration steps for demonstration of CMOS/nanoelectronic circuits 1                                                                           | 05         |

### List of Tables

| Table 1.1 List of values of dielectric constants, band gaps and conduction band of several dielectric materials.               | fset for<br>8   |
|--------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Table 2.1 Fabrication parameters of thermally oxidized wafer                                                                   | 19              |
| Table 2.2 Fabrication parameters of rf plasma oxidized wafers.                                                                 | 22              |
| Table 2.3 Breakdown voltage and zero conductance of plasma oxidized samples                                                    | 25              |
| Table 2.4 RTA (at 400°C for 180 s) effect on some plasma oxidized wafers                                                       | 29              |
| Table 2.5 Fabrication parameters of PO/TO double layer aluminum oxide tunnel b                                                 | oarriers.<br>42 |
| Table 3.1 Some recently reported results for latching switches based on metal sulphides, silicon oxide, and amorphous silicon. | oxides,<br>56   |
| Table 3.2 Melting point and coefficient of thermal expansion.                                                                  | 67              |
| Table 3.3 Parameters and properties of NbOx samples.                                                                           | 69              |
| Table 3.4 Parameters and properties of CuOx samples.                                                                           | 76              |
| Table 3.5 Parameters and properties of single layer TiO <sub>x</sub> samples                                                   | 80              |
| Table 3.6 Parameters and properties of multi-layer TiOx samples                                                                | 86              |

### Acknowledgement

First and foremost, I would like to express my gratitude to my advisor, Professor Konstantin K. Likharev. His extensive guidance and support were always with me in last five years toward my Ph. D. He is a role model rather than an advisor, for his encouragement and helps in every detail of scientific behavior and life style.

My graduate studies at Stony Brook have been greatly enriched by the wonderful condensed matter physics group. I am deeply indebted to Professor James E. Lukens for the kind permission to use his lab's fabrication facilities and numerous discussions, and to Dr. Vijay Patel, Dr. Yuri Polyakov, Dr. Wei Chen for years of experimental support throughout my entire research projects. I am very grateful for technical support of Dr. Dong Su and Dr. Yimei Zhu in TEM training and imaging, and Dr. Andreas Mayr in molecule and polymer synthesis. I also thank Dr. Xueqing Liu, Dr. Shawn Pottorf, Shi-sheng Chang and Esteban Monge for their technical assistance.

Last and most, I would like to express my gratitude toward my wife, Xiaolan Ba. Her enormous love and unlimited support in years have delighted my life and kept me focused on my interests. This dissertation is as much hers as mine.

### Chapter 1 Introduction

Semiconductor integrated circuit technology (whose most wide-spread version is usually dubbed CMOS) has been perhaps the most significant technological advance of our civilization during the past half century. It was driven by the demand for higher computing power and larger data storage capacity. Fundamentally, the integrated circuit (IC) industry has employed the "top-down" approach, in which electron devices are fabricated by such processes as silicon doping and thin-film deposition, and patterned using optical lithography. The key advantage of this approach is that the components are built in place, so that no part assembly is needed. In the last few decades, the number of individual transistors that can be placed on a single integrated circuit chip has been doubled every 18 months or so (the "Moore's Law", first noted by Gordon E. Moore of Intel). This exponential progress has enabled all the information technology revolution including the Internet, and wide proliferation of inexpensive, high-performance silicon chips into every pore of our everyday life. However, it is generally accepted now that this progress will turn into a crawl at some time during the next decade. [1] Among several reasons of this anticipated crisis, (i.e. device performance degradation and power dissipation growth [2]), probably the most fundamental one is that the workhorse active device of the integrated circuits, the silicon field-effect transistor (MOSFET), requires an accurate definition of several dimensions including the length and width of its conducting channel. As these devices are scaled down, arising quantum mechanical effects require the definition to be more and more precise [3-7], which in turn requires more and more complex and expensive patterning tools. At some point, the scaling will start bringing diminishing returns, and the IC industry will stall ("mature"). This would have innumerable negative consequences for the industry, technology, and everyday life.

It is frequently argued [8] that the "Moore's Law" demise may be avoided by switching to the "bottom-up" approach, in which active device components of the integrated circuits are chemically synthesized and thus have the nature-given, fundamentally similar size and shape. This approach has indeed resulted in the successful experimental demonstration of several molecular versions of active electronic devices, for example, single electron transistors [9-16]. However, to our best knowledge, there have been virtually no practicable ideas how much nanometer-scale multi-terminal devices could be effectively integrated into a very large scale integrated (VLSI) circuit, because this requires nanometer-accurate placement of the components. This is why, while the silicon-based technology may still serve as a mainstream platform for most IC technologies in the next few decades, alternative technologies, including new materials, devices, circuits and system-level architectures are clearly needed [17]. This Ph. D. thesis describes my work in the following two directions of this general field, where such advances look especially promising.

#### A. Advanced Memories.

Memory is one of the most important parts of any contemporary electronics systems, including all modern computers, mobile phones, digital cameras, portable digital audio/video players, etc. [18, 19]. It can store digital data for a certain period of time, either requiring external power supply or not. Most types of random access memory (RAM), including dynamic random access memory (DRAM) and static random access memory (SRAM), are "volatile", i.e. require power supply for data storage. On the contrary, "nonvolatile" memories, e.g., read-only memory (ROM), flash memory, etc., can retain the stored information without power supply for years.

Among all kinds of nonvolatile memories, NAND flash memory is the fastest growing segment of the memory market because of its high density. However, such memory has much lower program and erase speed (in the µs and ms ranges, respectively), compared to that of CMOS logic (whose clock cycles are in sub-ns range). It would be a great achievement to develop a nonvolatile memory with high operation speed (comparable to volatile RAMs), while still keeping the standard 10-year data retention ability.

The operation of current flash memory cells is based on Fowler-Nordheim tunneling

through an 8-nm-scale-thick SiO<sub>2</sub> layer (Figure 1.1a) separating a virtually isolated electrode called floating gate, located between the control gate and the MOSFET channel, from the latter electrode. Any electrons placed on the floating gate are trapped there and, at low voltages applied to the control gate, would not discharge for many years. High (~15 V) voltage applied to the control gate induces a very high (~10mV/cm) electric field in the SiO<sub>2</sub> layer. This field tilts the potential barrier as shown in Figure 1.1, and thus suppresses the potential barrier for electron tunneling to/from the floating gate. As a result, the quantum-mechanical transparency of the tunnel barrier increases by more than 10 orders of magnitude, and the floating gate recharges. However, as already mentioned above, this huge difference is still insufficient to provide the difference between the retention and write/erase time necessary to combine memory's nonvolatility and randon-access operation.



Figure 1.1 Conduction band edge diagrams of various tunnel barriers: (a) a typical uniform barrier; (b) idealized crested symmetric barrier; (c) idealized asymmetric barrier, (d) crested, symmetric layered barrier, and (e) asymmetric layered barrier. Dashed lines in panels a) and b) show the barrier tilting caused by applied voltage V.

Other panels of Figure 1.1 show the conduction band edge diagrams of various non-uniform ("engineered") tunnel barriers [20]. According to calculations [20-25], the rate of quantum-mechanical tunneling of electrons through such barriers, in particular those with "crested" potential profile peaking in the middle, may be much more sensitive to the voltage applied to the barrier [26]. This sensitivity may enable fast and scalable nonvolatile random-access memories ("NOVORAM") [20, 22] with a simple cell structure (Figure 1.2), and a matrix architecture similar to that of NOR flash – see, e.g.,

Reference 27. The main difference of the NOVORAM cell from the flash is that the tunneling layer, responsible for write/erase operations, is moved to the back of the floating gate. In this geometry, the floating gate may be metallic, and its thickness reduced to a few nanometers, thus dramatically reducing the electrostatic crosstalk of the adjacent cells, and making the cells scalable to at least 10 nm.



Figure 1.2 Possible cell structure of NOVORAM/FGRAM.

There are several factors that need to be taken into account when selecting the appropriate materials to demonstrate a crested barrier. The key parameters to characterize a tunnel barrier include the barrier height, dielectric constant, thickness and effective mass of charge carriers in each dielectric layer. The barrier height U relates to work function W of the metal electrode and the electron affinity  $\chi$  of the dielectric by  $U = W - \chi$ . (W is defined as the difference between the vacuum level and the Fermi

energy of the metal electrode and  $\chi$  is the difference between the vacuum level and the conduction band edge of the dielectric.) *U* is the most important parameter that determines the barrier performance. Ideally, the barrier height in the middle of the "crested" barrier should be 1 to 2 eV higher than that of its sides (Figure 1.1b). Simple quantum-mechanical (say, WKB) calculations show that the fast suppression of such barrier by the applied voltage may provide the fast change of the tunnel current.

The dielectric constant k will also affect the performance of the barrier. Under applied voltage bias, the electric field in the barrier automatically redistributes so that it is inversely proportional to the dielectric constant, changing the potential barrier profile. In addition, the effective mass  $m_e$  and physical thickness d of each layer will affect the performance of crested barriers as a whole  $(m_e/m_0)^{1/2}d$ . Table 1.1 lists the reported (relative) dielectric constants k, band gaps and conduction band offset of interesting dielectric materials.

| Material                       | k    | $V_{\rm G}({ m eV})$ | $U - \mathrm{Si} (\mathrm{eV})$ | U-Au (eV) | U - Nb (eV) | m <sub>e</sub> |
|--------------------------------|------|----------------------|---------------------------------|-----------|-------------|----------------|
| SiO <sub>2</sub>               | 3.9  | 9                    | 3.5                             | 4.0       | 3.2         | 0.5            |
| Al <sub>2</sub> O <sub>3</sub> | 9    | 9                    | 2.8                             | 3.4       | 2.6         | 0.2-0.5        |
| Si <sub>3</sub> N <sub>4</sub> | 7.8  | 5.3                  | 2.4                             | 2.9       | 2.1         | 0.4            |
| HfO <sub>2</sub>               | 18   | 6                    | 1.5                             | 2.1       | 1.3         | 0.2            |
| ZrSiO <sub>x</sub>             | 12.6 | 6                    | 1.5                             | 2.1       | 1.3         | 0.3            |
| ZrO <sub>2</sub>               | 25   | 5                    | 1.4                             | 2.0       | 1.2         | 0.3            |

Table 1.1 List of values of dielectric constants, band gaps and conduction band offset for several dielectric materials [28-35].

In summary, to build a crested barrier with steep I-V curves, we need to consider the electron affinity and dielectric constant of the dielectrics, the work function of the metal electrode and the effective thickness of each layer. Just a few known CMOS compatible materials [36] may combine the barrier height sufficient for thermionic current suppression at room temperature (above 1.5 eV), with the necessary high breakdown field (above 10 MV/cm) and negligible trap-assisted tunneling. The list of such candidate materials is essentially limited to:

(1) silicon dioxide;

(2) low-trap density silicon nitride [37, 38]; and

(3) aluminum oxide grown by a variety of methods including thermal [39] and plasma [40] oxidation.

Published experimental work has shown that layered barriers made of several material combinations, including  $SiO_2/ZrO_2$  [41],  $Si_3N_4/SiO_2$  [42-45],  $Si_3N_4/Al_2O_3$  [46], HfO<sub>2</sub>/Al<sub>2</sub>O<sub>3</sub> [46], HfON/Si<sub>3</sub>N<sub>4</sub> [47], SiO<sub>2</sub>/HfO<sub>2</sub> [48, 49], and Al<sub>2</sub>O<sub>3</sub>/HfO<sub>2</sub>/SiO<sub>2</sub> [50], can indeed improve the sensitivity of tunneling transparency to voltage in comparison with the traditional uniform (e.g., SiO<sub>2</sub>) barriers. Unfortunately, the transparency change scales demonstrated so far are still insufficient for the implementation of the NOVORAM concept. In particular, attempts by our group to combine two different (thermally-grown and plasma-grown) species of aluminum oxide [51] to form high-performance layered barriers have not been working so far, apparently due to the uncontrollable interfacial chemistry and/or charge trapping. However, in the process of this work we have found that uniform plasma-grown AlO<sub>x</sub>, a material with high dielectric constant, large band gap and large barrier height, may approach the requirements of the so-called Floating-Gate Random-Access Memories (FGRAM) [52, 53]. The cell and matrix structure of FGRAM is similar to those of NOVORAM (Figure 1.2), and essentially the only difference is the necessity to refresh the FGRAM periodically, due to the relatively short retention time, just like this is being done in the usual dynamic random-access memories (DRAM). The goal of this work was to study the high-field endurance of AlO<sub>x</sub>-based tunnel junctions, which is necessary for NOVORAM and FGRAM applications, within a much broader range of the aluminum oxidation and rapid thermal post-annealing (RTA) conditions than it had been done in our group's initial study [51].

In Chapter 2, I describe the results of our study of electron tunneling through junctions based on thin aluminum oxide layers, especially post-processed using rapid thermal annealing (RTA), with a focus on the bias voltage effects, including high field endurance.

#### B. Hybid CMOS/Nanoelectronic Circuits.

During the past few decades, numerous research groups have run into the experimental fact that thin layers of quite a few materials, including several organic compounds (sometimes with embedded metallic clusters), chalcogenides, metal oxides, amorphous silicon, and self-assembled molecular monolayers exhibit the "resistive memory effect" (resistive bistability).

The device with resistive bistability has an *I-V* curve with two branches corresponding to its two possible internal states, i.e. low-resistive (OFF) state and high-resistive (ON) state (Figure 1.3a). It may be switched between its ON and OFF states by applying voltages exceeding the corresponding threshold values  $V_t$  and  $V'_t$ . These studies have led to a virtual consensus that the resistive bistability, at least in metal-oxide and amorphous-silicon junctions, is due to the reversible formation and dissolution of one or few highly conducting spots (sometimes called "filaments"), due to field-induced drift of ions (depending on the particular material, either anions or cations) through the amorphous matrix of the layer – see Figure 1.3b-d [55, 56, 64].



Figure 1.3 Resistive bistability in metal oxides: (a) the dc I-V curve (schematically), and the parameter nomenclature; (b), (c), (d) a cartoon of the apparent bistability mechanism.

Such simple two-terminal devices can serve as a memory cell storing one bit of information in its internal state, but cannot amplify signals as a transistor, and hence cannot be the sole basis for useful integrated circuits. However, a layer of very small devices of this kind, being added to a semiconductor-transistor circuit with much cruder features (Figures 1.4 and 1.5), can strongly enhance its functionality, without an unacceptable increase of the fabrication costs. This idea of hybrid CMOS/nanoelectronic circuits (in particular their variety called CMOL, initially standing for CMOs/MOLecular

circuits) [4], [54] has a fast progress during the past couple years.



Figure 1.4 The general idea of a hybrid CMOS/nanoelectronic circuit.



Figure 1.5 The nanowire-crossbar add-on (schematically).

A nanowire crossbar (Figure 1.5) contains simple, similar nanodevices (with resistive bistability, in our case) at each crosspoint. The crosspoint device would include a single-bit memory cell whose contents could control the connection of two nearby nanowires. In this way, the distributed crossbar memory may control the configuration of the system. Due to the sharp switching thresholds of these devices with resistive bistability (Figure 1.3a), each of them may be uniquely addressed, e.g., turned ON or OFF, applying appropriate voltages (close to  $\pm 2/3 V_i$ ) to the two corresponding nanowires. This produces the net voltage higher than  $V_i$  across the selected device, and switches it, without changing the states of other, "semi-selected" devices contacting just one of the nanowires.

In several recent studies, prospects of CMOL circuit applications in which the following systems have been explored [1].

- CMOL memories, which are just a hybrid-circuit extension of resistive memories, with each bit stored in the internal state of a certain crosspoint device, but peripheral functions embodied in the CMOS subsystem, may enable eventually terabit-scale integration.
- CMOL reconfigurable (FPGA-like) logic circuits may provide a density advantage of about 2 orders of magnitude over purely CMOS circuits of the same functionality and power density, at comparable speed.
- 3. Though custom CMOL VLSI circuits have not been explored to any detail yet, there are preliminary indications that these circuits will have a lower advantage in density, but substantially increased speed (again, at the same power).
- 4. Mixed-signal neuromorphic CMOL networks ("CrossNet") may provide extremely high performance for certain advanced information processing tasks such as pattern classification (including ultrafast feature recognition), and more intelligent tasks, in particular those requiring in-situ training and global reinforcement learning.

Based on these studies, one can summarize the requirements for resistive memory cells as follows [57]:

- 1. WRITE voltages  $V_{wr}$  should be in the range of a few hundred mV to few V. The desired duration of the WRITE voltage pulses  $\tau_{wr}$  is below 100 ns.
- 2. READ voltages  $V_{rd}$  need to be significantly smaller than  $V_{wr}$ , but because of constraints by circuit design,  $V_{rd}$  cannot be less than approximately one tenth of

 $V_{\rm wr}$ . In the ON state, the minimum READ current  $I_{\rm rd}$  should not be less than approximately 1 µA to allow for a fast detection of the state by reasonably small sense amplifiers. The READ time  $t_{\rm rd}$  must be in the order of  $\tau_{\rm wr}$  or preferably shorter.

- 3. A resistance ratio  $R_{\text{OFF}}/R_{\text{ON}} > 10$  is required to allow for small and highly efficient sense amplifiers.
- 4. The resistive memory should provide at least the same number of WRITE cycles as those of contemporary flash memories, which is 10<sup>3</sup> to 10<sup>7</sup>, depending on the particular application.
- 5. A data retention time  $\tau_{ret}$  in excess of 10 years is required for universal nonvolatile memories. This retention time must be kept at thermal stress up to 85°C and small electrical stress such as a constant stream of  $V_{rd}$  pulses.

Chapter 3 describes our work on the fabrication and electrical characterization of junctions with resistive bistability, based on metal oxide thin layers of NbO<sub>x</sub>, CuO<sub>x</sub>, and TiO<sub>x</sub>. In contrast to earlier work, we have emphasized the sample-to-sample reproducibility, as well as key parameters of resistance bistability, such as threshold voltages, ON/OFF conductance ratio and cycling endurance. High-resolution TEM studies have been carried out to reveal the microscopic structures of our junctions.

# Chapter 2 Aluminum oxide tunnel barriers with high field endurance

#### 2.1 Fabrication and experiment procedures

Tri-layer structures, which were the basis of our samples, have been grown on 2-inch silicon wafers (*p*-doped to resistivity  $\rho = 1-10 \ \Omega \cdot cm$ ), covered by 500 nm of thermally grown SiO<sub>2</sub>. Such a wafer has been loaded into a vacuum system, with a base pressure at  $2-3 \times 10^{-7}$  Torr, which had been developed earlier for fabrication of standard Nb-trylayer junctions. The first layer of a 150-nm-thick niobium base film has been deposited by dc-magnetron sputtering at a rate of 1.6 nm/s. Without a vacuum break, a few-nm (usually 3 to 10 nm) aluminum thin film has been deposited by the same method at a lower rate of 0.5 nm/s. Under these conditions, aluminum thin films wet the niobium surface [58], forming a smooth uniform coating.

Following the aluminum deposition, it has been oxidized by either thermal oxidation or plasma oxidation. For thermal oxidation, a fixed amount of ultra-high-purity oxygen has been let into the vacuum chamber for a certain time (at room temperature). On the other hand, during plasma oxidation, we have used the same gas (static) as well as an oxygen flow (dynamic) at a fixed flow rate controlled by a mass flow meter, at oxygen pressure ranging from 5 to 75 mTorr. In this case, a 13.56 MHz rf power source has been connected, via a tuned resonant circuit, to a dc-insulated copper plate on which the substrate had been mounted. This has resulted in a 10 to 250 W rf plasma discharge and wafer dc self-biasing to approximately -80 V relative to the ground (See Tables 2.1 and 2.2 for detailed fabrication parameters). This wafer has always been kept at room temperature by its thermal anchoring to the water-cooled copper plate.

After the oxidation, the chamber has been pumped down to the base pressure shown above, and a niobium counter-electrode (100 nm) has been deposited by the same method as the base electrode.

After the tri-layer deposition, the sample has been patterned (with areas A ranging from  $3\times3$  to  $300\times300 \ \mu\text{m}^2$ , see Figure 2.1b for top view of a chip configuration) using deep ultra-violet (DUV) lithography with photo resist (PMMA) and reactive ion etching (RIE) in SF<sub>6</sub> plasma. Here, the same photomask was first used for the counter electrode definition using RIE, and later for a self-aligned lift-off of a dc sputtered 150-nm SiO<sub>2</sub> as insulation layer. This lift-off has opened contacts of junction counter-electrodes with another thicker niobium layer as wiring layer.



(a) Top view of 2-inch wafer (b) Top view of  $5 \times 5 \text{ mm}^2$  chip

Figure 2.1 (a) Top view of a 2-inch oxidized silicon wafer. This wafer has been diced into 57 5×5 mm<sup>2</sup> chips for further electrical characterization. (b) Top view of one 5×5 mm<sup>2</sup> chip containing 18 junctions whose areas has been defined to be  $3\times3 \ \mu\text{m}^2$ ,  $30\times30 \ \mu\text{m}^2$  and  $300\times300 \ \mu\text{m}^2$ .

After initial characterization, several samples from each wafer have been subjected to rapid thermal post-annealing (RTA) in an argon flow for 10 to 180 seconds at a temperature between 300 and 550°C.

Two-terminal DC current-voltage (*I-V*) measurements of both "as grown" and annealed junctions have been carried out at both room ( $\sim$ 300 K) and liquid helium (LH, 4.2 K) temperatures, by a special low-noise, high-sensitive source meter (Keithley 6430). Voltage sweeps with different amplitudes and steps have been used to characterize transport properties until the oxide hard breakdown. In order to present low-voltage data in more obvious form, we have frequently plotted the dynamic (differential) junction conductance G = dI/dV (in the log scale) as a function of V (in the linear scale).

### 2.2 Thermally oxidized (TO) wafer

Table 2.1 Fabrication parameters of thermally oxidized wafer.

| Wafers | Base Electrode | Al   | O <sub>2</sub> Pressure | Time   | RTA                |
|--------|----------------|------|-------------------------|--------|--------------------|
| VJCB4  | Nb, 50 nm      | 3 nm | 100 Torr                | 50 min | 400 to 500°C, 30 s |

Table 2.1 has lists parameters of our only thermally oxidized wafer, VJCB4. Specifically, a 3-nm aluminum layer was deposited on top of the Nb base electrode for a thorough oxidation in pure oxygen. Some chips have been subject to RTA at 400 to 500°C for 30 s to improve transport properties.



Figure 2.2 An HR TEM image of a sample from wafer VJCB4. The layer of aluminum oxide is amorphous and about 1 to 2 nm thick.

High resolution transmission electron microscopy (HR TEM, see Figure 2.2) study has shown that the aluminum oxide layer was amorphous, with a thickness of 1 to 2 nm.

Electrical characterization at room and LH temperatures has shown that the deep refrigeration shifts *I-V* curves by a small fraction (<5%), a good indication of direct quantum-mechanical tunneling – see Figure 2.3. However, the breakdown voltages were low ( $\sim$ 1 V), which are not suitable for FGRAM applications. Further variation of RTA parameters did not improve the breakdown voltages.



Figure 2.3: *G-V* curves for a junction from wafer VJCB4.

| Table 2.2 Fabrication parameters of rf plasma oxidized wafers. |                   |          |          |                         |        |  |  |
|----------------------------------------------------------------|-------------------|----------|----------|-------------------------|--------|--|--|
| Wafers                                                         | Base Electrode    | Al Layer | Rf Power | O <sub>2</sub> Pressure | Time   |  |  |
| VJCB1                                                          | Nb, 125 nm        | 6 nm     | 50 W     | 15 mTorr                | 10 min |  |  |
| VJCB2                                                          | Nb, 125 nm        | 6 nm     | 50 W     | 15 mTorr                | 10 min |  |  |
| VJCB3                                                          | Nb, 100 nm        | 6 nm     | 50 W     | 75 mTorr                | 10 min |  |  |
| VJCB6                                                          | VJCB6 Nb, 50 nm   |          | 50 W     | 15 mTorr                | 3 min  |  |  |
| VJCB7                                                          | VJCB7 Nb, 50 nm   |          | 50 W     | 15 mTorr                | 30 min |  |  |
| VJCB14                                                         | VJCB14 Nb, 50 nm  |          | 50 W     | 15 mTorr                | 10 min |  |  |
| VJCB13b                                                        | VJCB13b Al, 50 nm |          | 50 W     | 15 mTorr                | 10 min |  |  |
| VJCB17a                                                        | VJCB17a Al, 50 nm |          | 10 W     | 15 mTorr                | 10 min |  |  |
| VJCB17b                                                        | CB17b Al, 50 nm   |          | 10 W     | 15 mTorr                | 10 min |  |  |
| VJCB17c                                                        | VJCB17c Al, 50 nm |          | 10 W     | 15 mTorr                | 10 min |  |  |
| VJCB18                                                         | Al, 50 nm         | -        | 100 W    | 15 mTorr                | 10 min |  |  |
| VJCB20                                                         | Al, 50 nm         | -        | 100 W    | 15 mTorr                | 10 min |  |  |
| VJCB21                                                         | VJCB21 Al, 50 nm  |          | 250 W    | 5 mTorr                 | 10 min |  |  |
| VJCB22                                                         | VJCB22 Al, 50 nm  |          | 10 W     | 5 mTorr                 | 10 min |  |  |
| VJCB23                                                         | VJCB23 Al, 50 nm  |          | 10 W     | 30 mTorr                | 10 min |  |  |
| VJCB24                                                         | Al, 50 nm         | -        | 10 W     | 60 mTorr                | 10 min |  |  |
| VJCB25                                                         | Al, 50 nm         | -        | 25 W     | 60 mTorr                | 10 min |  |  |

2.3 Plasma oxidized (PO) wafers

Table 2.2 shows fabrication parameters of all our wafers which were grown in an rf oxygen plasma. The rf power ranged from 10 to 250 W, oxygen pressure, from 5 to 75 mTorr and oxidation time from 3 to 30 minutes.

This rf plasma oxidation results in a uniform amorphous  $AlO_x$  layer with a thickness from 2 to 4 nm - see Figure 2.4 for an HR TEM image of a junction from wafer VJCB3.



Figure 2.4 HR TEM images of a sample from wafer VJCB3.

For most wafers, several chips have been subjected to RTA for 10 to 180 seconds, at a temperature from 300 to 550°C. The reason not to anneal at higher temperatures is the existence of an aluminum layer whose melting point is close to 630°C. The electrical characterization has been performed as described above, and a few key features are summarized in Table 2.3 for as grown samples as well as samples after RTA, in most of wafers.

In the electrical measurements, we have first measured the zero-bias conductance G(V=0) as dI/dV at zero bias voltage. During the voltage sweeps, their amplitudes have been carefully increased until the junction experienced an irreversible hard breakdown (to a very low resistive state, with  $R \sim 10 \Omega$ ). Then the breakdown voltage ( $V_{BD}$ ) has been defined as the maximum amplitude of voltage sweeps (it is then always positive). For selected junctions, we have also done some extended study of the breakdown behavior in liquid helium temperature. This difference (if any) has also been shown in Table 2.3. The errors shown in the table is the r.m.s scattering of data from different junctions. (The actual accuracy of measurement of each sample was much better.)
| Wafer   | $V_{\rm BD}$ at RT (V) | $V_{\rm BD}$ in LH (V) | G(0) at RT(S/cm <sup>2</sup> ) | G(0) in LH(S/cm <sup>2</sup> ) |
|---------|------------------------|------------------------|--------------------------------|--------------------------------|
| VJCB1   | 3.1 ± 0.1              | 4.1 ± 0.1              | $0.71 \pm 0.1$                 | $0.34 \pm 0.1$                 |
| VJCB2   | 3.0 ± 0.1              | 3.9 ± 0.1              | $0.19 \pm 0.1$                 | 0.13 ± 0.1                     |
| VJCB3   | 3.1 ± 0.1              | -                      | $0.001 \pm 0.1$                | -                              |
| VJCB6   | $2.5 \pm 0.1$          | 4.1±0.3                | 0.63 ± 0.1                     | $0.26 \pm 0.1$                 |
| VJCB7   | $2.7 \pm 0.1$          | 4.2± 0.1               | $0.25 \pm 0.1$                 | $0.013 \pm 0.1$                |
| VJCB13b | 3.4 ± 0.1              | 4.1 ± 0.3              | $0.004 \pm 0.1$                | $0.003 \pm 0.1$                |
| VJCB17a | $2.5 \pm 0.1$          | 3.3 ± 0.1              | 8 ± 0.1                        | 6 ± 0.1                        |
| VJCB17b | $2.5 \pm 0.1$          | -                      | 95 ± 5                         | -                              |
| VJCB17c | $2.5 \pm 0.1$          | -                      | $26 \pm 3$                     | -                              |
| VJCB18  | $3.2 \pm 0.1$          | $4.5 \pm 0.2$          | $0.0022 \pm 0.0003$            | $0.0010 \pm 0.0003$            |
| VJCB20  | 3.1 ± 0.2              | -                      | $0.7 \pm 0.1$                  | -                              |
| VJCB21  | $3.4 \pm 0.2$          | $4.6 \pm 0.2$          | $0.0011 \pm 0.0002$            | $0.0006 \pm 0.0001$            |
| VJCB23  | $2.5 \pm 0.1$          | -                      | $14 \pm 2$                     | -                              |
| VJCB24  | $2.8 \pm 0.2$          | -                      | $12 \pm 2$                     | -                              |
| VJCB25  | $2.5 \pm 0.2$          | -                      | 2.1 ± 0.3                      | -                              |

Table 2.3 Breakdown voltage and zero conductance of plasma oxidized samples.

Here in the table,  $V_{BD}$  and G(0) have been measured for all wafers at room temperature (RT, i.e. ~300 K). Selected (not all) junctions have been dipped into a liquid helium (LH)

dewar with appropriate temperature meters and controllers, for measurement at cryogenic temperatures. These junctions are highly reproducible, with a nearly perfect scaling of the current with the junction area (Figure 2.5). Indeed, two junctions with the same area have shown virtually identical *I-V* curves, while the other junction with area of two orders of magnitude less, producing current at a lower level with the same current density. We also noticed a slight increase (usually ~ 0.1 to 0.2 V) of  $V_{BD}$  for smaller areas, indicating the potential of scaling down for performance improvements. Also, within all the range of fabrication conditions, the junctions show exponentially nonlinear *I-V* curves (Figures 2.5 and 2.6) with a very weak temperature dependence (<15% for most junctions, see, Figure 2.6).



Figure 2.5 Typical *I-V*s from three junctions of wafer VJCB17a. These junctions show great reproducibility and scaling with areas.



Figure 2.6 Temperature dependence of G-V curves from one junction of wafer VJCB17a.

These results may be explained by single-shot tunneling of electrons through the whole  $AlO_x$  layer [51].

We have also done some extended research on the RTA effect, and the results of an RTA at 400°C for 180 s have been summarized in Table 2.4.

| Wafers  | $V_{\rm BD}$ at RT (V) | $V_{\rm BD}$ in LH (V) | G(0) at RT(S/cm <sup>2</sup> ) | G(0) in LH(S/cm <sup>2</sup> ) |
|---------|------------------------|------------------------|--------------------------------|--------------------------------|
| VJCB13b | 3.0 ± 0.1              | $4.5 \pm 0.1$          | $0.008 \pm 0.002$              | $0.003 \pm 0.001$              |
| VJCB17a | $3.3 \pm 0.2$          | $4.5 \pm 0.3$          | $2.2 \pm 0.2$                  | $1.6 \pm 0.2$                  |
| VJCB17b | 3.1 ± 0.2              | -                      | $0.20 \pm 0.05$                | -                              |
| VJCB17c | 3.0 ± 0.2              | -                      | $1.0 \pm 0.2$                  | -                              |
| VJCB18  | $3.8 \pm 0.2$          | $4.0 \pm 0.2$          | $0.0020 \pm 0.0005$            | $0.0010 \pm 0.0003$            |
| VJCB21  | $4.4 \pm 0.4$          | 5.1 ± 0.2              | $0.0010 \pm 0.0002$            | $0.0005 \pm 0.0001$            |
| VJCB22  | 3.0 ± 0.2              | -                      | $4.4 \pm 0.5$                  | -                              |
| VJCB23  | 3.4 ± 0.2              | -                      | $1.1 \pm 0.2$                  | -                              |
| VJCB24  | 3.8 ± 0.2              | -                      | $0.58 \pm 0.05$                | -                              |

Table 2.4 RTA (at 400°C for 180 s) effect on some plasma oxidized wafers.

We have observed the increase of  $V_{BD}$  for virtually all junctions as well as the decrease of G(0) after RTA at temperatures from 300°C to 500°C. Typical *I-V* curves of annealed samples were shown in Figures 2.7 and 2.8 for different annealing temperatures and duration, from junctions of wafer VJCB17b.



Figure 2.7 *G-V* curves of junctions of wafer VJCB17b for different durations of annealing at 400°C.



Figure 2.8 *G-V* curves of junctions from wafer VJCB17b, with different RTA temperatures, for 30 seconds.

As Figures 2.7 and 2.8 show, the junctions tend to have higher  $V_{BD}$  and lower G(0) at higher annealing temperature and longer annealing time. We have also observed the post-annealing results in a substantial improvement of the junction endurance in high electric fields. In particular it increases the static breakdown field well above 10 MV/cm at room temperature (and above 15 MV/cm at 4.2K), i.e. substantially beyond that of the best SiO<sub>2</sub> layers we are aware of. The floating gate recharging time scale is defined as  $\tau = CV/I(V)$ , where C is the junction capacitance, V and I(V) are applied voltage and tunneling current of the junction, respectively. Because of this high field endurance of our AlO<sub>x</sub> junctions, the applied voltage may change the time scale  $\tau$  by more than 9 orders of magnitude. i.e. the junction with RTA at 500°C for 30 seconds shown in Figure 2.8, has the write (program) time of  $\tau \approx 10$  ns at  $V \approx 3.5$ V, and the retention time  $\tau \approx 10$  s at V = 0 V.

## 2.4 Simulation and fitting results

Based on the free electron approximation [59], direct coherent tunneling current through typical metal-insulator-metal devices may be calculated by jointly solving the Schrodinger equation and Poisson equations. Assuming that the energy of the tunnel electron and the transverse component of the momentum are both conserved, the tunneling current density is given by:

$$J = \frac{em_e}{2\pi^2\hbar^3} \int_0^\infty dE_x \int_0^\infty dE_\perp \mathcal{T}(E_x, E_\perp) [f_L(E_x, E_\perp) - f_R(E_x, E_\perp)]$$
(2.1)

where  $\mathcal{T}$  is the transmission coefficient;  $E_x$ ,  $E_{\perp}$  are the local energy and the transverse energy of a tunneling electron;  $m_e$  is the effective mass of the transverse electron and  $f_L$ ,  $f_R$  are the equilibrium Fermi-Dirac distribution functions in the left and right electrodes.

We can use a 1D model to describe the barrier profile. The tunneling current density includes the carrier transport in both directions between two metal contacts. In the case of T = 0, the Fermi energy function of the metal is written as:

$$f_i(E_{x,E_{\perp}}) = \begin{cases} E_{fi}, if \ E_x \leq E_{fi} \\ 0, if \ E_x \geq E_{fi} \end{cases}, \ i = L, R$$

$$(2.2)$$

where  $E_{fL}$  and  $E_{fR}$  are Fermi energies of left and right metal layers, respectively. Using this function, the current density *J* may be simplified as:

$$J = J_{L \to R} - J_{R \to L} = \frac{em_e}{2\pi^2 \hbar^3} \left[ eV \int_0^{E_{fL} - eV} \mathcal{T}(E_x) dE_x + \int_{E_{fL} - eV}^{E_{fL}} \mathcal{T}(E_x) (E_{fL} - E_x) dE_x \right]$$
(2.3)

For the case of T > 0, we assume that the electrons are distributed according to equilibrium Fermi-Dirac distribution in both electrodes, determined by the bulk Fermi levels on the respective sides of the barrier:

$$f_{L}(E_{x}, E_{\perp}) = 1/(1 + \exp\left(\frac{E_{x} + E_{\perp} - E_{fL}}{k_{B}T}\right);$$

$$f_{R}(E_{x}, E_{\perp}) = 1/(1 + \exp\left(\frac{E_{x} + E_{\perp} - E_{fL} + eV}{k_{B}T}\right)$$
(2.4)
(2.5)

After integration over the transverse energy  $dE_{\perp}$  for the second integral in equation (2.1), we obtain:

$$j = \frac{em_e}{2\pi^2\hbar^3} k_B T \int_0^\infty \mathcal{T}(E_x) \ln\left(\frac{1 + e^{(E_{fL} - E_x)/k_B T}}{1 + e^{(E_{fL} - E_x - eV)/k_B T}}\right) dE_x$$
(2.6)

This result is called the Tsu-Esaki formula, and the logarithmic term is named the "supply function".

The key parameter in the tunneling current is the transmission coefficient  $\mathcal{T}$ . To calculate  $\mathcal{T}$ , we have used the transfer matrix formalism method to numerically solve the Schrodinger equation and Poisson equation. [60] By breaking the potential barrier into N sequential pieces (Figure 2.9), the transmission coefficient can be calculated to arbitrary precision (in the independent-electron picture). For each slice *i*, the Schrodinger equation can be solved analytically, its transmission matrix found as:

$$\frac{1}{2} \begin{pmatrix} e^{jk_i a} & 0\\ 0 & e^{-jk_i a} \end{pmatrix} \begin{pmatrix} 1+k_i m_{i+1}/k_{i+1}m_i & 1-k_i m_{i+1}/k_{i+1}m_i\\ 1-k_i m_{i+1}/k_{i+1}m_i & 1+k_i m_{i+1}/k_{i+1}m_i \end{pmatrix}$$
(2.7)

where  $k = \sqrt{2m(E - U)}$  for slice *i*. Then the total transfer matrix may be found as a product of such matrices calculated for each slice, and the transmission coefficient  $\mathcal{T}$  calculated as:

$$\mathcal{T} = \frac{m_L k_R}{m_R k_L} \left| \frac{A_{N+1}}{A_N} \right|^2 = \frac{m_L k_R}{m_R k_L} |\tau_N(1,1)|^2$$
(2.8)

where  $m_L$  and  $m_R$  are the effective electron masses in the junction electrodes,  $\hbar k_{L,R}$  is x component of the momentum of electron in left or right electrodes,  $|A_0|^2$  is the amplitude of incoming wave function in the left electrode,  $|A_{N+1}|^2$  is the amplitude of outgoing wave function in the right electrode. After the transmission coefficient  $\mathcal{T}$  has been obtained for each value of  $E_x$ , current density may be calculated from Equation (2.6) by numerical integration over all substantial energies (typically, within a few hundred meV below the highest Fermi surface).



Figure 2.9 Illustration of the potential barrier diagram divided by N piece

Figure 2.10 and Figure 2.11 show quantitative simulation results by Matlab, using hot electron model to obtain the barrier height and thickness. The simplest junction geometry is a tilted tunnel barrier between two niobium electrodes.



Figure 2.10 *G-V* fitting of a junction from thermally oxidized wafer VJCB4.

Figure 2.10 shows the results of such fitting for one of the thermally oxidized junctions from wafer VJCB4. Here the average barrier height of thermally oxidized aluminum oxide is  $\varphi$ =1.9 eV, with  $\Delta \varphi$ =0.5 eV, with the effective electron mass  $m_e$ =0.32 $m_0$  and the barrier thickness is d=1.72 nm. This thickness is close to that obtained by the direct observation of the oxide layer in the HR TEM image of a similar junction (see Figure 2.2).



Figure 2.11 *G-V* fitting of a junction from plasma oxidized wafer VJCB3.

In Figure 2.11, the average barrier height is  $\varphi$ =2.5 eV, with  $\Delta \varphi$ =1.25 eV, with electron effective mass  $m_e$ =0.5 $m_0$  and the barrier thickness is d=2.8 nm, with the last number close to the direct observation of the oxide layer in the HR TEM image of a similar junction in Figure 2.4.

This simulation method has also been applied to the post annealed junctions, in order to get an idea of the physical change of aluminum oxide tunnel barriers as a result of the RTA. Figure 2.12 shows simulation results of junctions from wafer VJCB17a at various RTA temperatures for 30 seconds. Figures 2.13 and 2.14 summarize the fitting parameters.



Figure 2.12 *G-V* fitting of a junction from plasma oxidized wafer VJCB17a with various RTA temperatures from 400 to 550°C for 30 seconds.



Figure 2.13 Aluminum oxide tunnel barrier height and thickness obtained from Matlab simulation for junctions of wafer VJCB17a within RTA temperatures ranging from 400 to 550°C for 30 seconds.



Figure 2.14 (a) Aluminum tunnel barrier height and (b) barrier thickness, obtained from Matlab simulation for junctions of wafer VJCB17c, 22, 23 and 24 with  $O_2$  pressure ranging from 5 to 60 mTorr during plasma oxidation.

It shows a clear trend of increasing barrier height and thickness with higher RTA temperature, probably due to the diffusion-induced redistribution of oxygen anions, with an effective height from 1.9 to 2.5 eV and an effective thickness  $d_{ef} = (m_{ef}/m_0)^{1/2}d$  from 1.75 to 2.5 nm (depending on the particular oxidation and annealing parameters). The latter numbers may be reconciled with the HR TEM results (Figure 2.4), assuming that the effective carrier mass  $m_{ef}$  in the conduction band of the aluminum oxide is between 0.3 and 0.5  $m_0$  [29, 30].

#### 2.5 Attempts at double layer fabrication

Since we were able to fabricate two types of aluminum oxide (PO and TO), with different barrier height, the realization of "crested barriers" seemed possible. Our initial attempts were just to combine these two kinds of aluminum oxide to form a double layer.

We have fabricated 3 wafers (Table 2.5) with TO/PO double layers. After the first wafer (VJCB11) with TO  $AlO_x$  followed by PO  $AlO_x$ , other two wafers (VJCB16 and 19) have been fabricated using PO  $AlO_x$  as the first layer. That was done because the strong power of rf-plasma discharge might influence on the thin layer of thermally grown aluminum oxide during the fabrication.

Figure 2.15 shows the G-V characteristics of both versions of combined layers, measured at 4.2 K. Although we did see a lowering of the zero-bias conductance compared to PO AlO<sub>x</sub> alone, the conduction change range is too small and the overall G-V curves are very similar to those of PO AlO<sub>x</sub>. This means that the effect of thermally grown aluminum oxide is not prominent here, even after the rapid thermal annealing. The theoretical G-V curve, calculated by using the best fitting parameters of the individual layers, predicts a zero-bias conductance which is smaller than the experimental value by at least two orders of magnitude.

We believe that the reason of this discrepancy is the crucial role of the interfacial geometry and chemistry in the double layer structure. If the first layer is too thin (~1 nm), the interface may not be continuous. Instead of the continuous layer, there are probably aluminum grains on the surface instead of the continuous layer, which could become traps that trap electric charges, strongly affecting the barrier profile and hence the current. Also, if the second aluminum layer is too thick, there will be part of it not oxidized thoroughly. As a result, the double layer structure would become sequential tunnel barrier, and does not form the crested barrier we expected. One more factor might be some uncontrollable interfacial chemistry.

Thus, our first few attempts at construction of "crested barriers" have failed probably due to the formation of an uncontrollable interface during our fabrication process.

| Wafer  | Oxidation | Base Electrode | Al layer | Power | O <sub>2</sub> Pressure | Time   |
|--------|-----------|----------------|----------|-------|-------------------------|--------|
| VJCB11 | Thermal   | A1 50 nm       |          |       | 100 Torr                | 40 min |
|        | Plasma    | Al, 30 hill    | 3.8 nm   | 50 W  | 15 mTorr                | 10 min |
| VJCB16 | Plasma    | 41.50          |          | 50 W  | 15 mTorr                | 10 min |
|        | Thermal   | AI, 50 nm      | 1.5 nm   |       | 100 Torr                | 40 min |
| VCJB19 | Plasma    | A1 50 mm       |          | 50 W  | 15 mTorr                | 10 min |
|        | Thermal   | A1, 30 nm      | 3.0 nm   |       | 100 Torr                | 40 min |

Table 2.5 Fabrication parameters of PO/TO double layer aluminum oxide tunnel barriers.



Figure 2.15 Typical *G-V* curves from junctions of double layer wafers.

## 2.6 Oxide breakdown and endurance test

Silicon oxide breakdown has been extensively studied for a few decades [61-63]. The generally accepted models of the breakdown include defect accumulation and/or local heating effects.

We have explored the field endurance characterized by the applied voltage resulting in oxide breakdown. We define  $V_{BD}$  as the threshold voltage of oxide breakdown,  $t_{BD}$  as the total time of a set of square-wave voltage pulses the junction can endure before its irreversible hard breakdown,  $Q_{BD} = I(V)t_{BD}(V)$  as total charge transport before breakdown ("charge-to-breakdown", shortened as CBD). For example, Figure 2.16 shows values of  $V_{BD}$  at room temperature and liquid helium temperature, for junctions fabricated at various rf plasma power from 10 to 250 W).



Figure 2.16 Breakdown Voltage  $V_{BD}$  at room temperature and liquid helium temperature, for junctions fabricated at various rf plasma power from 10 to 250 W, as grown or after RTA at 400°C for 30 seconds.

Figure 2.17 gives an example of voltage pulse sequences, with  $V_p$  (2 to 4 V) and  $t_p$  (100 ns to 10 ms) being the amplitude and duration of applied voltage pulses. After an individual voltage pulse, a small READ voltage ( $V_{rd} \sim 0.05$  V) for a relatively longer period ( $t_{rd} \sim a$  few hundred milliseconds) is applied to determine the state of the junction (i.e. "working" or "breakdown"). We have counted the total number of voltage pulses to calculate breakdown time  $t_{BD}(V)$ .

As Figure 2.18 shows,  $Q_{BD}$  depends on the applied waveform frequency *f*, increasing as the pulse duration drops to below a few microseconds. (This dependence may be explained by the defect accumulation mechanism [63].) However, even the lower values of  $Q_{BD}$ , observed for static applied voltage, may exceed 10<sup>5</sup> C/cm<sup>2</sup>, the number to be compared with ~10<sup>1</sup> C/cm<sup>2</sup> for SiO<sub>2</sub> barriers used in the traditional floating-gate memories [27]. There are at least two reasons responsible for this huge difference. First, due to the lower energy barrier (~2 eV), AlO<sub>x</sub> layers may operate at lower voltages (3 to 4 V), and  $Q_{BD}$  typically drops fast with voltage – see, e.g., Figure 2.19 [62]. Second, these layers may work with metal electrodes. Such electrodes have much smaller (0.1-nm-scale) field screening length and hence may reduce the back flow of holes from the anode, which is believed to be one of the main mechanisms for defect generation [61].



Figure 2.17 Schematic illustration of voltage pulses used in endurance test.  $V_p$  and  $t_p$  are the amplitude and duration of applied voltage pulses, and  $V_r$  and  $t_r$  are a small (~50 mV) reading voltage and its duration.



Figure 2.18 Frequency dependence of  $Q_{BD}$  for same amplitude of voltage pulses, in the range of 100 Hz to 10 MHz, as well as dc applied voltages.



Figure 2.19  $Q_{BD}$  dependence of applied voltages. [62]

Figure 2.20 shows  $Q_{BD}$  at various applied voltages for junctions from several wafers. It confirms that  $Q_{BD}$  has strong dependence on  $V_{BD}$  in the range of 2 to 4 V. Since the specific capacitance C/A of our junctions is between 1.5 and 2.2  $\mu$ F/cm<sup>2</sup>, which is somewhat higher than SiO<sub>2</sub>, a more fair figure-of-merit of the endurance is  $N(V) = Q_{BD}(V)/CV$ , which may be interpreted as the upper bound to the number of write/erase pulses the junctions may allow in memory cells. In particular, the higher values of  $Q_{BD}/A$  shown in Figure 2.18 correspond to N is excess of  $10^{12}$ . Such endurance is already sufficient for those embedded RAM applications (in particular in mobile phones and consumer electronics microcontrollers) which currently serve as the main drivers for the integrated circuit technology progress. (The only required architecture modification is the

addition of simple wear-leveling circuitry.)



Figure 2.20 Voltage dependence of  $Q_{BD}$  for junctions of several wafers.

Both  $Q_{BD}(V)$  and I(V) are exponentially dependent on the applied voltage V [62], according to our results shown in Figures 2.5 and 2.20. In Figure 2.21, we have plotted N vs  $\tau$  in Log scale to find quantitative characterization of breakdown behavior of our junctions from wafers VJCB17a, b and c (these three wafers are fabricated at same conditions to verify reproducibility). From what we have seen in the plot, most of data followed a linear relationship and we could expect that a combination  $N/\tau^{\alpha}$ , with some  $\alpha$ , would be weakly dependent on V. Empirically we have found that  $\alpha = 2$  is virtually the best choice, within the most interesting range of  $\tau$  - between 10 and 200ns. Figure 2.22 shows a fitting curve of  $\ln(N)$  vs  $\ln(\tau)$  with a linear slope of 2. Then the ratio  $N/\tau^2$  and the retention time scale  $\tau_{\rm R} \equiv C/G(0)$  as functions of post-annealing parameters and oxygen pressure at tunnel layer growth, have been shown in Figures 2.23 and 2.24, respectively. Notice that the plotted *N* corresponds to the static voltage endurance. Incorporating the improvement by the dynamics factor ~10 visible in Figures 2.7 and 2.8, we may estimate that after optimized fabrication and post-processing (see Figures 2.23 and 2.24) our junctions may combine sub-30-ns write/erase times with ~10<sup>12</sup> cycle endurance, and retention time of the order of 0.1 s (sufficient for refresh). The scaling results (Figure 2.5) allow us to expect even higher endurance in smaller (i.e. sub-100-nm) junctions.



Figure 2.21 N vs  $\tau$  for junctions of wafer VJCB17a, with different RTA conditions.



Figure 2.22 Linear fit of  $\ln(N)$  vs  $\ln(\tau)$  for junctions of wafer VJCB17c, after RTA at 400°C for 30 seconds.



Figure 2.23 Field endurance parameter  $N/\tau^2$  and retention time scale  $\tau_R$  as functions of RTA conditions. Error bars for  $\tau_R$  are too small to be shown.



Figure 2.24 Field endurance parameter  $N/\tau^2$  as a function of aluminum oxidation conditions. Wafers CB22, CB17C, CB23 and CB24 were fabricated just as CB17a, but at different O<sub>2</sub> pressures.

#### 2.7 Conclusions

We have measured transport properties of all-metallic tunnel junctions with Nb/Al/AlO<sub>x</sub>/Nb stack, fabricated using thermal oxidation or rf-plasma oxidation at various conditions. Rapid thermal post-annealing has been done to improve transport and endurance performance, in particular their endurance in electric fields in excess of 10 MV/cm. The results indicate that such junctions may combine high field endurance (corresponding to at least 10<sup>10</sup> write/erase cycles in floating-gate memories) and high current density (corresponding to 30-ns-scale write/erase time) at high voltages, with very low conductance (corresponding to 0.1-s-scale retention time) at low voltages. We discuss the improvements necessary for the use of such junctions in advanced floating-gate memories.

The largest remaining problem with the application of these junctions in FGRAM is the "perturb effect" [27], i.e. a substantial (by  $\sim$ 2 orders of magnitude) rise of their conductance at semi-selected conditions, i.e. at applied voltages close to 50% of the write/erase value, clearly visible in Figures 2.5 and 2.6. This issue should be addressed by the further improvement of the junctions, or altering the memory architecture, or both.

# Chapter 3 Resistive bistability in metal oxide junctions

## 3.1 Recent experiments of resistive bistability

"Memory effects" in metal oxides and other amorphous inorganic dielectrics and semiconductors have been known for many decades. A typical *I-V* curve is shown in Figure 1.3a, followed by some brief discussions of key parameters and possible mechanisms. In this chapter, we are focusing on the experimental results of these devices. Table 3.1 lists some recent works and the sample parameters [56, 64].

Because of this atomic-scale mechanism, the most critical feature of the bistable junctions, especially in the view of their possible applications in VLSI circuits, is the device-to-device reproducibility. However, most publications do not give any quantitative information about the achieved reproducibility.

| Interlayer             | Base-top                       | מ/ מ                               | Switching                           | Retention             | Endurance        |
|------------------------|--------------------------------|------------------------------------|-------------------------------------|-----------------------|------------------|
| (nm)                   | electrode                      | $\kappa_{\rm OFF}/\kappa_{\rm ON}$ | time (s)                            | time $\tau_{ret}$ (s) | (cycles)         |
| $CuO_{x}(12)$          | Cu-TiN                         | $\sim 10^{3}$                      | <5×10 <sup>-8</sup>                 | $>10^{6}$             | >600             |
| $Ag_2S(-)$             | Ag-Ag/Pt                       | ~30                                | <10 <sup>-6</sup>                   | -                     | >10 <sup>5</sup> |
| $Cu_{2-x}S_{x}(-)$     | Cu-Pt                          | $\sim 10^{3}$                      | -                                   | -                     | -                |
| NiO <sub>x</sub> (~40) | Ni-Pt                          | $\sim 10^{2}$                      | -                                   | -                     | -                |
| $CuI_{x}S_{y}$ (700)   | Pt-Cu                          | $>3 \times 10^{3}$                 | <0.1                                | -                     | >10 <sup>3</sup> |
| $CuS_{x}(-)$           | Pt-Cu/Pt                       | $\sim 10^{3}$                      | -                                   | -                     | ~30              |
| $ZrO_{2}(50)$          | Si-Au                          | $\sim 10^{3}$                      | -                                   | $>10^{3}$             | $>10^{2}$        |
| SiO <sub>2</sub> (<50) | W-Cu                           | $\sim 10^{3}$                      | ~10 <sup>-6</sup>                   | $>5 \times 10^{4}$    | >10 <sup>7</sup> |
| $CuO_x$ (~7)           | Cu-Ni, Co                      | $10^3 - 10^4$                      | <10-7                               | -                     | -                |
| TiO <sub>2</sub> (27)  | Pt-Pt                          | ~5                                 | -                                   | -                     | >30              |
| a-Si (~5)              | Si-Ag                          | $>10^{4}$                          | <10-7                               | $>10^{6}$             | >10 <sup>4</sup> |
| $ZrO_{2}(43)$          | Ti/Pt-Cu                       | $\sim 10^{6}$                      | ~10 <sup>-7</sup>                   | $>10^{4}$             | >10 <sup>4</sup> |
| a-Si (80)              | p Si-Ag                        | $10^{4}$                           | ~5×10 <sup>-9</sup>                 | $\sim 10^{7}$         | ~10 <sup>6</sup> |
| TiO <sub>2</sub> (15)  | Ti/Pt-Ti/Pt                    | $\sim 10^{4}$                      | -                                   | -                     | -                |
| $ZrO_{2}(70)$          | $n^+$ Si-Cr/Au                 | $>10^{6}$                          | -                                   | $>2 \times 10^{3}$    | -                |
| TiO <sub>2</sub> (50)  | Ti/Pt-Ti/Pt                    | $\sim 10^{3}$                      | <5×10 <sup>-8</sup>                 | -                     | >50              |
| MO <sub>x</sub> (-)    | M <sub>1</sub> -M <sub>2</sub> | $>10^{2}$                          | <10 <sup>-8</sup> /10 <sup>-5</sup> | -                     | -                |

Table 3.1 Some recently reported results for latching switches based on metal oxides, sulphides, silicon oxide, and amorphous silicon [65-81].

We are aware of just a few exceptions:

(i) A Samsung group has published [67] histograms of ON and OFF resistances of junctions of an unspecified metal oxide, with two substantially different areas, 0.2 and 0.0025  $\mu$ m<sup>2</sup>. In both cases, the statistical distributions of ON and OFF resistances form relatively narrow peaks (below one order of magnitude wide) which are well separated, by approximately factors 300 and 30, respectively. Unfortunately, no statistics has been given for switching threshold voltages  $V_t$  and  $V'_t$  (Figure 1.3a), the bistability parameters most critical for applications [64].

(ii) A Spansion team has presented [66] somewhat less impressive current histograms for their  $0.18 \times 0.18 \ \mu\text{m}^2$  CuO<sub>x</sub> junctions with a 12-nm oxide layer; still, the ON and OFF current values are separated by a gap of at least one order of magnitude wide. Again, no switching threshold statistics have been reported.

(iii) A University of Michigan at Ann Arbor group did present [79] a histogram of one of switching thresholds ( $V_t$  in Figure 1.3a) of their 50×50 nm<sup>2</sup> junctions with an 80-nm-thick amorphous-silicon layer. The histogram features a very narrow (~10%) peak, at apparently much larger split between average values of  $V'_t$  and  $V_t$ .

(iv) A collaboration of the Chinese Institute for Microelectronics and University at Albany have reported [78] a narrow but still clean separation of ~30%-wide histogram peaks for  $V'_t$  and  $V_t$ , in 0.5×0.5  $\mu$ m<sup>2</sup> junctions consisting of three sequentially deposited ZrO<sub>2</sub>/Cu bilayers, with a thickness of 20+3 nm each.

(v) Finally, very recently, a group from Gwangju, Korea reported [82] a huge (~4 orders-of-magnitude) gap between the threshold histogram peaks (each less than an order-of-magnitude wide) in  $0.5 \times 0.5 \ \mu\text{m}^2$  junctions based on ~70 nm thick layers of a polyfluorene-derivative polymer [83].

However, even these publications report only the apparently best results, and do not describe how sensitive they have been to variations of the fabrication conditions. The goal of this work has been to explore bistability effects in junctions based on oxides of Cu and Ti, which looked most promising from literature data (plus Nb which was a legacy metal for our laboratory), within a broad range of fabrication and post-processing conditions and procedures of the electric "formation" of the devices. In contrast to virtually all other publications in this field, we present experimental data on device reproducibility (and also other important properties such as OFF/ON conductance ratio and switching endurance), regardless of whether they look favorable or unfavorable.

#### 3.2 Fabrication and experiment procedures

Most metal-oxide layers of our junctions have been fabricated by either rf plasma oxidation (PO) or thermal oxidation (TO) of a thin metallic layer (or layers) on 2" thermally-oxidized silicon wafers, at ambient temperature. The fabrication procedures of two types were used.

(i) Vacuum-break process (wafers VJCuOx3, 4, 5, 6, 7 and VJTiOx1, 2, 3):

A layer of metal base electrode (50-100nm) was first deposited in an electron beam evaporation system (the so-called "Pb system", see Figure 3.1), at a 0.05 to 0.08 nm/s rate, in a  $\sim 5 \times 10^{-7}$  Torr vacuum. After a vacuum break, the sample was rapidly transferred to a sputtering chamber (see, e.g., Figure 3.2) with base vacuum of 2 to  $3 \times 10^{-7}$  Torr. After pre-cleaning in an rf Ar plasma for a time sufficient to remove  $\sim 5$  nm of the base electrode, either the thermal oxidation (at 100 Torr pressure of dry oxygen, for 10 to 40 minutes), or rf plasma oxidation (at 10 to 300 W rf power, at 15 to 30 mTorr O<sub>2</sub> pressure, for 10 minutes) was performed. The few-nm-thick oxide layer was then sealed by a 100-nm-thick Nb counter-electrode film, dc-sputtered at the rate close to 2 nm/s.



Figure 3.1 Diagram of our evaporation system (called "Pb system") with major components listed.


A. Stainless Steel Loadlock Sample Transfer UHV Chamber.

- B. Hinged Access Hatch (Conflat).
- C. R. F. Tuner for Backsputtering Gun.
- D. Manual Gate Valve for Sample Loading.
- E. Sample Transfer Track (1-D Motion).
- F. Sample Transfer Cart (1-D Motion).
- G. Iris Throttle Valve.
- H. High Vacuum Pneumatic Gate Valve.
- I. Nude lon Gauge.
- J. Blazer's Horizontal Shaft Turbomolecular Pump.
- K. Pneumatic Foreline Valve.
- L. Pneumatic Roughing Valve.
- M. Balzer's Rotary Vane Backing Pump. N. Pneumatic Throttle Valve.
- O. High Vacuum Pneumatic Gate Valve.
- P. Stainless Steel Trilayer Deposition UHV Chamber.
- Q. Two Station Water cooled Rotating Substrate Stage.
- R. Remote Loading Substrate Holder.
- S. Differentially Pumped Rotary Feedthrough.
- T. Water Feedthrough for Substrate Cooling.
- U. Lighted Viewport for Sample Transfer Point.

Figure 3.2 Diagram of one of our sputtering systems (called "IBM system") with major components listed.

(ii) In-situ processes (all other wafers listed in Tables 3.3-3.6):

The whole junction structure was fabricated in a single vacuum system equipped either for sputtering (for NbO<sub>x</sub> and CuO<sub>x</sub>, see, e.g., Figure 3.2) or e-beam evaporation (for TiO<sub>x</sub>, see figure 3.1). The in-situ process has enabled us to provide larger variety of metal electrodes (see Tables 3.3 to 3.6 below for details) and cleaner interface between the metal and metal-oxide layers. For NbO<sub>x</sub> devices, a 50-nm-thick Al wiring level was first dc-sputtered at 0.5 nm/s, followed by a 10-nm-thick Nb base layer. For CuO<sub>x</sub> samples, the substrate was pre-coated with a 5-nm Cr adhesion layer, followed by dc-sputtering, at a rate of ~2 nm/s, of a 150-nm-thick Cu base electrode. Following the surface oxidation, stacks of both types were completed by dc-sputtering of ~100-nm-thick Nb counter-electrodes at a rate ~ 2 nm/s.

For TiO<sub>x</sub>-based junctions, the deposition of a similar Cr adhesion layer was followed by e-beam evaporation of 50 to 100 nm Pt wiring layer and its lift-off patterning. Then the wafer was cleaned from any resist and chemical residue in an oxygen rf plasma asher and moved into the e-beam chamber, where it was cleaned again in rf Ar plasma as described above, before the deposition of the titanium layers. For Ti/TiO<sub>x</sub>/Ti devices, a 50-100 nm thick Ti electrode was e-beam evaporated at ~0.05 nm/s, followed by e-beam evaporation of TiO<sub>2</sub> from a stoichiometric target. For Pt/TiO<sub>x</sub>/Ti type devices, a very thin (1.5 nm) layer of Ti was evaporated on the Pt base, and then exposed to oxygen-enriched rf plasma to completely oxidize the layer. For multi-layer TiO<sub>x</sub> junctions, this process was repeated several times. In both cases, the oxide layer was sealed by e-beam evaporation of a 100 nm thick Ti counter-electrode, as described above.

Figure 3.3 shows an annular dark-field scanning transmission electron microscopy (ADF STEM) image of one of our multi-layer samples (wafer VJTiOx8). It shows sharp, clean, and relatively smooth interfaces between the layers.



Figure 3.3 An ADF-STEM image of a sample from wafer VJTiOx8.

After the stack had been fabricated, it was patterned to define 18 junctions of areas  $3\times3$ ,  $30\times30$ , and  $300\times300 \ \mu\text{m}^2$ , with appropriate wiring and contact pads, on each  $5\times5 \ \text{mm}^2$  chip. (We also have a set of chips with variety of  $4\times4$ ,  $5\times5$  and  $6\times6 \ \mu\text{m}^2$  junctions) For that, Nb and Ti electrode patterns were defined by the reactive ion etching (RIE, see figure 3.4) in SF<sub>6</sub> gas using a PMMA etch mask patterned with UV lithography.



Figure 3.4 Diagram of the reactive ion etch (RIE) system with major components listed.

Other metals (viz. Al and Cu) were patterned by back-sputtering in Ar rf-plasma again using PMMA etch masks. A 150 nm thick rf-sputtered quartz layer was used as for insulation and patterned with a self-aligned-liftoff process using the junction layer etch mask. A final wiring layer of 200-nm-thick, dc-sputtered Nb was patterned via lift-off. Figure 3.5 shows schematic fabrication flow steps of a  $TiO_x$  wafer with Pt/ $TiO_x$ /Ti stack.

- (a) Starting: an oxidized Si wafer.
- (b) Cr protection layer deposition.
- (c) Base electrode patterning with PMMA (positive resist) and UVN-30 (negative resist).
- (d) Base metal (Pt) deposition.
- (e) Base metal liftoff.
- (f) Metal oxidation  $(TiO_x)$  and top metal (Ti) deposition.
- (g) Junction patterning with PMMA.
- (h) Top metal RIE to define junction.
- (i) Quartz deposition as insulating layer.
- (j) Quartz liftoff.
- (k) Wiring layer (Nb) patterning with PMMA.
- (l) Wiring layer (Nb) deposition.
- (m) Wiring layer (Nb) liftoff.

A detailed process sheet has been presented in Appendix.



Figure 3.5 Schematic illustration of fabrication flow of one  $TiO_x$  wafer. Processes (a) to (m) have been listed above. Please refer to Appendix for details.

After an initial junction testing, several chips from most fabricated wafers were subjected to rapid thermal post-annealing (RTA) in argon flow, at temperatures from 200 to 800°C, for 30 to 180 seconds. (For particular values, see Tables 3.3 to 3.6) The melting points and thermal expansion coefficients of all materials of the chips have been listed in Table 3.2.

| materials                           | Cu   | Ti   | Nb   | Cr   | Al   | Si   | SiO <sub>2</sub> | CuO <sub>x</sub> | TiO <sub>x</sub> |
|-------------------------------------|------|------|------|------|------|------|------------------|------------------|------------------|
| melting point (°C)                  | 1084 | 1668 | 2477 | 1907 | 660  | 1414 | 1600             | ~1200            | ~1900            |
| coefficient of<br>thermal expansion | 16.5 | 8.6  | 7.3  | 4.9  | 23.1 | 2.6  | -                | -                | -                |
| $(\mu m \cdot m^{-1} \cdot K^{-1})$ |      |      |      |      |      |      |                  |                  |                  |

Table 3.2 Melting point and coefficient of thermal expansion.

Since typical junction resistances were in excess of  $10^2 \Omega$ , i.e. larger than that of thin-film on-chip wiring, their electrical characterization was performed by simple two-terminal *I-V* measurements using Keithley 6430 soucemeter. For the initial formation of the ON-state (i.e. Figure 1.3b-d), applied voltage was increased, with current externally limited to a certain value, typically of a few mA. (The so-called "current compliance".)

Voltage sweeps were performed at a speed of 1 to 100 mV/s. In the junctions exhibiting resistive bistability, the typical OFF $\rightarrow$ ON switching time was less than 10 µs (our measurement technique limit), while the typical ON $\rightarrow$ OFF switching took much more time, in the range of milliseconds. For quantitative characterization of ON and OFF

states, the corresponding resistances  $R_{ON}$  and  $R_{OFF}$  were measured at low bias voltage (~50 mV). The resistive bistability cycle could be typically repeated several (*N*) times, usually followed by a hard breakdown to an irreversible state with a very low resistance.

ON/OFF switching statistics was recorded for all devices which exhibited the bistability. The "yield" listed in Tables 3.3 to 3.6, was defined as ratio of number of samples with resistive bistability behavior to the overall number of all samples without evident microshorts.

## 3.3 NbO<sub>x</sub>-based junctions

Our laboratory has long experience of fabrication of high-quality thin-film structures based on niobium, so that in light of several prior publications [84-86] reporting the resistive bistability in junctions based on oxides of that material, it was natural for us to start our experiments with such devices. Table 3.3 summarizes the major parameters and properties of our Nb/NbO<sub>x</sub>/Nb junctions. Based on our experience of previous aluminum oxide tunnel barriers, we have also tried different oxidation methods (thermal oxidation, TO or rf plasma oxidation, PO) with a variety of oxidation conditions.

| Wafers In | te rlayer formation                                          | Stack                   | RTA               |                              | Bistability/<br>Properties                          |
|-----------|--------------------------------------------------------------|-------------------------|-------------------|------------------------------|-----------------------------------------------------|
| VJNbOx1   | thermal oxidation:<br>100 Torr O <sub>2</sub> , 40 min       | Nb/NbO <sub>x</sub> /Nb | 400°C,<br>30 s    | Y                            | yield <10%<br>R <sub>OFF</sub> /R <sub>ON</sub> <10 |
| VJNbOx2   | plasma oxidation: 10 W,<br>15 mTorr O <sub>2</sub> , 10 min  |                         | 400 to            | Y                            | yield <40%                                          |
| VJNbOx3   | plasma oxidation: 100 W,<br>15 mTorr O <sub>2</sub> , 10 min | Nb/NbO <sub>x</sub> /Nb | 600°C,<br>30 to Y | $R_{\rm OFF}/R_{\rm ON}$ <10 |                                                     |
| VJNbOx4   | plasma oxidation: 300 W,<br>5 Torr O <sub>2</sub> , 10 min   |                         | 180 s             | N                            | Schottky<br>barriers                                |

Table 3.3 Parameters and properties of NbOx samples.

Our initial attempt was to form the oxide layer by simple thermal oxidation in dry oxygen (wafer VJNbOx1). The initial resistance didn't scale with areas, and was in range of a few tens of Ohms (microshorts) to a few thousand Ohms (lower than that of  $Nb_2O_5$  thin film with the same area and thickness [84, 85], indicating that conducting channels exist in as grown samples). This wafer appears to produce a very low yield. The post-annealing did not help much.

The transfer to plasma oxidation, at modest rf power (wafers VJNbOx2 and 3), has not increased the yield of as-grown junctions. The IV curves of as grown samples and those after RTA have been shown in Figures 3.6 and 3.7, and there is still no evident area dependence. The current is usually below 1 mA for small applied voltage (V<1 V), with  $R_{ON}$  and  $R_{OFF}$  in  $k\Omega$  range. However, such devices have benefited more from the RTA (Figure 3.8), with the yield clearly growing with RTA temperature until it reaches ~500°C. The highest yield it can reach is still no sufficient for any possible applications yet. And unfortunately, at approximately the same temperature, the OFF/ON resistance ratio starts to drop rapidly to below 10 (Figure 3.8). The error bars in Figure 3.8 correspond the r.m.s. scattering of the data among different samples from the same wafer, and the measurement accuracy was much better. Moreover, the switching endurance of such junctions, characterized by the number N of ON/OFF switching cycles (like those shown in Figures 3.6 and 3.7) was low, with the typical N of the order of 10 or so.



Figure 3.6 Typical dc *I-V* curve of a junction from wafer VJNbOx3.



Figure 3.7 Typical dc *I-V* curve of a junction from wafer VJNbOx3 after RTA.



Figure 3.8 Effect of temperature of a 30-second RTA on the OFF/ON resistance ratio and the yield of good devices from wafer VJNbOx3.

Furthermore, we have observed the possible "multi-level" switching (Figure 3.9) for one sample from wafer VJNbOx2. This phenomenon has also been noticed by several research groups [56, 87].



Figure 3.9 Multi-level switching of a junction from wafer VJNbOx2 after RTA.

An attempt to improve the situation by the further increase of rf plasma power (wafer VJNbOx4) has given junctions with typical Schottky-barrier *I-V* curves (Figure 3.10), without observable hysteresis.



Figure 3.10 Schottky I-V curves of a junction from wafer VJNbOx4.

The schottky *I-V* curve indicates a metal-semiconductor contact which is dominant in the electron transport behavior through the tunnel barrier.

Since by that time, we had reached more promising results with  $CuO_x$  devices, we decided not to pursue the niobium oxide option any longer.

## 3.4 CuO<sub>x</sub>-based junctions

Experiments with copper oxides (Table 3.4) were also started with thermal oxidation – see wafer VJCuOx3 and 4. The results from these wafers were not pleasant either, especially with a wide distribution of initial resistance not scaled to junction areas (see Figure 3.11 for resistance distribution of wafer VJCuOx3. The electrical measurements have shown low conductance ratio, and similarly poor yield, like previous TO NbO<sub>x</sub> wafer.



Figure 3.11 Resistance distributions of junctions from wafer VJCuOx3.

| Wafers Int | e rlayer formation                                          | Stack                   | RTA                       |   | Bistability/<br>Properties                                                                   |
|------------|-------------------------------------------------------------|-------------------------|---------------------------|---|----------------------------------------------------------------------------------------------|
| VJCuOx3    | thermal oxidation:                                          | Cu/CuO <sub>x</sub> /Nb | 400°C,<br>180 s           | Y | yield <5%<br>R <sub>OFF</sub> /R <sub>ON</sub> <5                                            |
| VJCuOx4    | 100 Torr O <sub>2</sub> , 40 min                            |                         |                           | Y |                                                                                              |
| VJCuOx5    | plasma oxidation: 10 W,<br>15 mTorr O <sub>2</sub> , 10 min |                         | 200 to<br>800°C,<br>30 to | Y | yield ~50%<br><i>R</i> <sub>OFF</sub> / <i>R</i> <sub>ON</sub> ~2<br>(at 100 W;<br>RTA 800°C |
| VJCuOx6    | plasma oxidation: 50 W,<br>15 mTorr O <sub>2</sub> , 10 min | Cu/CuO <sub>x</sub> /Nb |                           | Y |                                                                                              |
| VJCuOx7    | plasma oxidation:100W,<br>15 mTorr O <sub>2</sub> , 10 min  |                         | 180 s                     | Y | 30 s)                                                                                        |
| VJCuOx13   | plasma oxidation:100W,<br>25 mTorr O <sub>2</sub> , 10 min  |                         |                           | Y |                                                                                              |
| VJCuOx15   | plasma oxidation:300W,<br>25 mTorr O <sub>2</sub> , 10 min  | Cu/CuO <sub>x</sub> /Nb | 400°C,<br>30 s            | Y | yield $<20\%$<br>$R_{OFF}/R_{ON} \sim 10$                                                    |
| VJCuOx17   | plasma oxidation:300W,<br>25 mTorr O <sub>2</sub> , 10 min  |                         |                           | Y |                                                                                              |

Table 3.4 Parameters and properties of CuO<sub>x</sub> samples.

Our first few attempts (wafers VJCuOx 5, 6 and 7) with the transfer to plasma oxidation, at modest rf power (10 to 100 W) has helped to narrow down the distribution of initial resistance. Figures 3.12 and 3.13 show the *I-V* curves of junctions without and with RTA from wafer VJCuOx7. The current compliance is set at a few mA and  $|V_t|$  and  $|V'_t|$  are around 1 to 2 V. To maximize yield, we have tried RTA at a higher temperature, e.g. 800°C, and the average yield rises to ~50% (Figure 3.14) for wafer VJCuOx7. Unfortunately, just like in the case of NbO<sub>x</sub>, the yield rise is accompanied by a sharp drop of the OFF/ON resistance ratio to only around 2 (Figure 3.15).



Figure 3.12 Typical dc *I-V* curve of a junction from wafer VJCuOx7.



Figure 3.13 Typical dc *I-V* curve of a junction from wafer VJCuOx7 after RTA.



Figure 3.14 Effect of temperature of a 30-second RTA on the OFF/ON resistance ratio and the yield of good devices from wafer VJCuOx7.



Figure 3.15 One dc *I-V* curve of a junction from wafer VJCuOx7 after RTA, with  $R_{OFF}/R_{ON}=2.5$ .

Encouraged by prior work [88], we have explored the option of very high plasma power combined with a higher oxygen pressure (wafers VJCuOx13, 15 and 17). Together with an RTA at 400°C, this has led to an improvement of the resistance ratio (as high as 30, see Figure 3.16), but the yield has dropped to below 20%.

In addition, the switching endurance for all copper-oxide junctions was rather low, with the number N of cycles not exceeding 20 or so.



Figure 3.16 One dc *I-V* curve of a junction from wafer VJCuOx15 after RTA, with  $R_{OFF}/R_{ON}=30$ .

## 3.5 Single-layer-TiO<sub>x</sub>-based junctions

In the view of recent encouraging publications [65, 81, 89-92], the main focus of our work has moved to devices with titanium oxide interlayer(s) – see Tables 3.5 and 3.6. We will discuss the single layer  $TiO_x$  wafers in this section. Just as in the case of other two oxides (NbO<sub>x</sub> and CuO<sub>x</sub>), we have started with the simplest option of thermal oxidation (wafer VJTiOx1), just to get equally poor results in terms of resistance distribution, ON/OFF conductance ratio, endurance and yield.

| Wafer In | te rlayer formation                                         | Stack                   | RTA                      |   | Bistability/<br>Properties                         |  |
|----------|-------------------------------------------------------------|-------------------------|--------------------------|---|----------------------------------------------------|--|
| VJTiOx1  | thermal oxidation:<br>100 Torr O <sub>2</sub> , 40 min      | Ti/TiO <sub>x</sub> /Nb | 400°C,<br>30 s           | Y | yield <10%<br>R <sub>OFF</sub> /R <sub>ON</sub> <5 |  |
| VJTiOx2  | plasma oxidation: 50 W,<br>15 mTorr O <sub>2</sub> , 10 min | Ti/TiO <sub>x</sub> /Nb | 400 to<br>800°C,<br>30 s | Y | yield $\sim 50\%$<br>$R_{OFF}/R_{ON}=5-100$        |  |
| VJTiOx3  | plasma oxidation: 500 W,<br>5 Torr O <sub>2</sub> , 10 min  |                         |                          | Y | (at RTA at<br>700°C, 30 s)                         |  |
| VJTiOx4  | donosited TiO                                               | Ti/TiO <sub>x</sub> /Ti | 400°C,                   | Ν | metastable                                         |  |
| VJTiOx7  | thickness $\sim 15$ nm                                      | Pt/TiO <sub>x</sub> /Ti |                          | Ν | junctions                                          |  |
| VJTiOx13 |                                                             |                         | 50.8                     | N | (see the text)                                     |  |

Table 3.5 Parameters and properties of single layer TiO<sub>x</sub> samples.

In this oxide fabrication, we have tried to use a completely different way of  $TiO_x$  formation, by its evaporation deposition from a stoichiometric  $TiO_2$  target (wafers VJTiOx4, 7 and 13). The oxide thickness has been measured to be around 15 nm for all three wafers, by an XTC Film Thickness and Rate Monitor in the evaporation system (refer to Figure 3.1 for details). All junctions with different choices of metal electrodes

(Pt or Ti) have produced apparent *I-V* hysteresis loops, which are very sensitive to temperature and the voltage sweep rate. Figure 3.17 shows temperature dependence of *I-V* sweeps of a junction from wafer VJTiOx4. The electric current at room temperature (RT) is 8 orders of magnitude higher than that at liquid nitrogen temperature (LN). Also, we have noticed the hysteresis loop has vanished in LN. A thermal cycle has also changed the hysteresis loop by two orders of magnitude. A further study has shown considerable current change was happening even at fixed dc bias voltage (Figure 3.18), i.e. the measured states were not stable in time, putting in question the whole body of previously recorded data. All these behaviors were probably due to trap assisted tunneling through TiO<sub>2</sub> tunnel barrier.



Figure 3.17 Temperature dependence of I-V hysteresis loops of a junction from wafer VJTiOx4. I-V measurements were taken at room temperature first, followed by cryogenic measurement at liquid nitrogen temperature. The junction was brought back to room temperature to finish this thermal cycle. The shape of I-V loop in liquid nitrogen was due to capacitance of the oxide layer and limitation of current resolution.



Figure 3.18 Time dependence of current at 1 V at room temperature. Two junctions with different areas are both from wafer VJTiOx4.

Junctions made by plasma oxidation of the base titanium electrode, didn't show resistance bistability until accompanied by post-annealing. Figure 3.19 shows an dc *I-V* curve of a junction from wafer VJTiOx2 at a relatively high annealing temperature, 700°C. Switching *I-V*s (with resistance ratio  $R_{OFF}/R_{ON} \approx 10$ ) have been cycled at current compliance of +3 and -3 mA, and the threshold voltages  $V_t$  and  $V'_t$  are around +4 and -4 V, respectively. At the same time, the good junction yield has reached 50% - see Figure 3.20 for a detailed study of RTA effect on resistance ratio and yield.



Figure 3.19 Typical dc *I-V* curve of a junction from wafer VJTiOx2 after RTA.



Figure 3.20 Effect of temperature of a 30-second RTA on the OFF/ON resistance ratio and the yield of good devices from wafer VJTiOx2.

Since we have well repeatable switching *I-V* curves of junctions from wafer VJTiOx2 after RTA at 700°C for 30 seconds, it is possible to perform switching endurance test of these junctions. We have used (dc) voltage pulse sequences (see Figure 3.21 for details) to realize the endurance test, and the switching endurance has been improved to  $N \sim 10^3$  (Figure 3.22), while the resistance ratio was not too impressive (see the rows for VJTiOx2 and 3 in Table 3.5), but acceptable for some applications. [64] Further attempts at a higher rf power and RTA temperatures did not help to improve resistance ratio, so that other fabrication methods were clearly needed.



Figure 3.21 Schematic illustration of voltage pulses used in endurance test.  $V_p$ ,  $t_p$  and  $V'_p$ ,  $t'_p$  are the amplitude and duration of positive and negative applied voltage pulses, respectively. After each successful voltage pulse, a small and quick voltage sweep (with amplitude of 50 mV and time scale of 1 s) has been performed to obtain the resistive state of the junction.



Figure 3.22 Results of the "endurance test" (repeated ON/OFF cycling) of a junction from wafer VJTiOx2 after RTA.

## 3.6 Multi-layer-TiO<sub>x</sub>-based junctions

In hope to improve the results even further, and inspired by a recent publication [81], we have explored in detail the option of several sequential cycles, each consisting of deposition of a very thin (1.5 nm) Ti layer, followed by its plasma oxidation (wafers VJTiOx6, 8, 9, 12, 14, 16, and 17). Table 3.6 lists fabrication parameters and some major properties of junctions from these wafers.

| Wafer In | te rlayer formation | Stack                    | RTA            | <b>Bistability/Properties</b> |                                         |  |
|----------|---------------------|--------------------------|----------------|-------------------------------|-----------------------------------------|--|
| VJTiOx6  | plasma oxidation    |                          | 400 to         | Y                             | viold < 20%                             |  |
| VIT:Ov12 | of 1.5 nm Ti        |                          | 700°C,         | v                             | $P_{1} / P_{2} < 20$                    |  |
| VJHOX12  | (1 cycle)           |                          | 30 s           | I                             | $\kappa_{\rm OFF}/\kappa_{\rm ON}$ < 30 |  |
| VJTiOx8  | plasma oxidation    |                          | 200 to         | Y                             | wiald 700/                              |  |
| VJTiOx14 | of 1.5 nm Ti        |                          | 700°C,         | Y                             | $R_{\rm OFF}/R_{\rm ON} = 30 - 10^3$    |  |
| VJTiOx16 | (5 cycles)          |                          | 30 s           | Y                             |                                         |  |
|          | plasma oxidation    | PU 110 <sub>x</sub> / 11 | 200°C          |                               | $v_{i}$ and $< 400/$                    |  |
| VJTiOx17 | of 1.5 nm Ti        |                          | 300 C,<br>30 s | Y                             | $R_{\rm OFF}/R_{\rm ON} = 50 - 10^3$    |  |
|          | (7 cycles)          |                          |                |                               |                                         |  |
| VJTiOx9  | plasma oxidation    |                          | 400°C,<br>30 s | Y                             | yield <15%                              |  |
|          | of 1.5 nm Ti        |                          |                |                               | $R_{\rm OFF}/R_{\rm ON}$ >200           |  |
|          | (10 cycles)         |                          |                |                               | $V_t > 5 V$                             |  |

Table 3.6 Parameters and properties of multi-layer TiO<sub>x</sub> samples.

Such thin individual layers are hardly continuous (as partly confirmed by their HR TEM images like the one shown in Figure 3.3), and their sequential deposition and thorough oxidation are just a good way to produce a relatively thick, virtually uniform layer of  $TiO_x$ . For example, Figure 3.3 shows the ADF-STEM image of a sample from

wafer VJTiOx8, with 5 layers forming 13 nm of oxide. A detailed electron energy loss spectroscopy (EELS) study (Figures 3.23, 3.24 and 3.25) has shown that through this layer, the titanium-to-oxygen atomic ratio changed little, with the average value higher than 0.5, indicating some oxygen deficiency in comparison with the stoichiometric TiO<sub>2</sub>. The study has also shown a certain fraction of Pt atoms in the oxide layer, gradually decreasing toward the counter-electrode, apparently due to some re-sputtering of the base electrode material in the oxidizing rf plasma, probably responsible for the layer non-uniformity visible in Figure 3.3.



Figure 3.23 (a) EELS spectrum location references in an ADF-STEM image. Scale bar is in nanometers. (b) Typical electron energy loss peaks of titanium and oxygen in an EELS spectrum.



Figure 3.24 (a) EELS signal profile of titanium, (b) EELS signal profile of oxygen and (c) the relative concentration of titanium and oxygen of a device from wafer VJTiOx8.



Figure 3.25 EELS signal profile of platinum of a device from wafer VJTiOx8.

Our further STEM study of 7 layers  $TiO_x$  samples from wafer VJTiOx17 (with total oxide thickness ~16 nm) has confirmed the oxygen deficiency and platinum re-sputtering phenomenon. (See Figures 3.26 and 3.27 for details.)



Figure 3.26 An ADF-STEM image of a junction from wafer VJTiOx17 (7 cycles).



Figure 3.27 EELS signal profiles of (a) platinum, (b) oxygen and (c) titanium of a device from wafer VJTiOx8. Spectrum location references are given in (d).

The electrical measurements showed that such multi-cycle deposition gave us junctions with the best reproducibility to date, with ~70% junction yield without annealing. Figure 3.28 shows close similarity of dc *I-V* curves of good junctions from wafer VJTiOx8 (with  $|V_t|$  and  $|V'_t| \sim 1$  V, current compliance at 2 mA and  $R_{OFF}/R_{ON} \sim 30$ ).

Further endurance test showed the switching cycles can be repeated for  $N \sim a$  few hundred times. The high yield obtained on our best wafer VJTiOx8, with 5 sequentially oxidized Ti layers, have allowed us to perform a more quantitative test of the sample-to-sample reproducibility, namely the measurements of switching threshold voltage statistics. The results are shown in Figure 3.29. One can see a clear gap between the histogram peaks corresponding to  $V_t$  and  $V'_t$ . Values of both threshold voltages can be obtained from Figure 3.29 as  $V_t = 0.9 \pm 0.3$  V and  $V'_t = 0.6 \pm 0.2$  V.

The high yield, small threshold voltage, low current and relatively high resistance ratio do partially fulfill the requirements for nonvolatile memory applications listed in Chapter 1.



Figure 3.28 DC *I-V* curves of three different devices from wafer VJTiOx8 before the RTA.



Figure 3.29 Statistics of the switching thresholds  $V_t$  and  $V'_t$  for "as grown" devices (i.e. before the RTA) from wafer VJTiOx8.

For further improvement of junction performance, selected chips were subjected to RTA at temperature from 200 to 700°C for 30 seconds. Unfortunately, the RTA, while increasing the resistance ratio to as high as ~10<sup>3</sup> with annealing temperatures above 300°C, and sustaining similarly high switching endurance, reduces the yield continuously to below 20% – see Figure 3.31. Figure 3.30 shows an *I*-V curve of a junction from wafer VJTiOx8 at an optimized annealing condition (i.e. 300°C, 30 seconds) when resistance ratio is ~10<sup>3</sup> and yield is still good (around 50%). One should also notice the slight increase of threshold voltage  $V_t$  (~ 2 V) which keeps rising with higher annealing temperatures.



Figure 3.30 Typical dc *I-V* curve of a junction from wafer VJTiOx8 after the RTA.



Figure 3.31 Effect of temperature of a 30-second RTA on the OFF/ON resistance ratio and the yield of good devices from that wafer.

Our attempts at more deposition-oxidation cycles to increase the oxide thickness (wafers VJTiOx9 and 17) gave a certain resistance ratio increase, but continuously reduced the good device yield, with much higher threshold voltages  $V_t$  and  $V'_t$ . Figure 3.32 shows a typical *I-V* curve of a junction from wafer VJTiOx17, with  $V_t \sim 3.8$  V and  $R_{\text{OFF}}/R_{\text{ON}} \sim 1000$ . Post annealing kept reducing yield and raising threshold voltages.



Figure 3.32 Typical dc *I-V* curve of a junction from wafer VJTiOx17. (7 cycles) Positive current is set in log scale to be visible in the plot.
# 3.7 Conclusions and other possible approaches

To summarize, we have explored the effect of resistive bistability in junctions with interlayers of three metal oxides, NbO<sub>x</sub>, CuO<sub>x</sub>, and TiO<sub>x</sub>, formed by several techniques, within a broad range of fabrication and post-processing conditions – see Tables 3.3-3.6. The results indicate that the problem of reproducible resistive bistability is much harder than implied by most publications in the field. Namely, while the mere demonstration of the bistability is pretty straightforward with any of those oxides (and, by literature data, with many other materials), the implementation of device-to-device reproducibility, with high yield of good devices, is much harder.

So far, our best reproducibility results, with the yield close to 70%, and a clear separation of histogram peaks for two switching thresholds (Figure 3.29), have been obtained for TiO<sub>x</sub> junctions with ~13 nm oxide layer formed by 5 sequential deposition-oxidation cycles, without post-annealing. While such reproducibility is on a par with the best results reported for metal oxide devices in the literature [66, 67, 73], it is only sufficient for simple hybrid circuit demonstrations [65, 89, 93, 94], rather for real large-scale integration. We see the following reserves available for the further improvement of the reproducibility and other device parameters (such as the  $R_{OFF}/R_{ON}$  ratio, switching endurance, and switching speed).

1. Using junctions of much smaller area.

Indeed, most interesting applications require much smaller (10-nm-scale) crosspoint devices [64], and the apparent mechanism of bistability (see Figure 1.3b-d and its

discussion) may actually give more reproducible results for smaller junctions – the conclusion partly confirmed in Reference 67.

Our next few wafers of  $TiO_x$  samples will be accompanied with electron beam lithography (EBL) for a good definition of smaller junction areas, e.g.  $100 \times 100$  nm<sup>2</sup>. We are also trying to use different chip configurations such as a crossbar structure (Figure 1.5) to avoid unnecessary overlaps of top and bottom electrodes and thus reduce the leakage current. The new crossbar configuration also enables us to demonstrate the idea of CMOS/nanoelectronic circuits. (See section 3.8 for details.)

2. <u>Forming junctions with short voltage pulses (or their sequences)</u>, rather than the dc voltage used in our experiments.

Such method may prevent local heating effects which may mask, or even reverse the field-induced ion drift.

The initial setup of electrical measurements using short voltage pulses is schematically shown in Figure 3.33.



Figure 3.33 Diagram of setup for short voltage pulses measurements.

In Figure 3.3, an Arbitrary Waveform Generator (AWG) generates both positive and negative voltage pulses with corresponding amplitudes and durations  $V_+$ ,  $t_+$  and  $V_-$ ,  $t_-$ . A series resistor  $R_s$  is using to limit the current and a capacitor C to ground high frequency components during the current measurements. After each successful voltage pulse, a small reading voltage  $V_{rd}$  is applied for sufficient time to obtain the state of the junction. Some typical values of these parameters are listed below:

 $|V_{+}|, |V_{-}| \sim 1 \text{ to } 10 \text{ V}$   $t_{+}, t_{-} \sim 1 \ \mu \text{s to } 1 \text{ ms}$   $R_{\text{s}} \sim 1 \text{ to } 10 \text{ k}\Omega$   $C \sim 1 \text{ to } 100 \text{ nF}$  $V_{\text{rd}} \sim 5 \text{ mV}$  Our first attempts of using short voltage pulses didn't show great improvement of junction performance, and it was probably due to the complicated combination of the parameters listed above. The capacitance and inductance of other circuit components might also affect the results.

3. <u>Using different materials and/or different fabrication conditions</u>. (such as amorphous-silicon [79] or polymer interlayers [82])

We have fabricated 5 wafers with the same *p*-Si/a-Si/Ag stack described in Reference 79. The fabrication process is slightly different from metal oxide wafers in that it uses the bare *p*-type silicon substrate as the base electrode (after a standard industry procedure of RCA clean). The substrate has been loaded in an evaporation system (Pb system) to perform pre-cleaning in argon plasma, followed by electron beam evaporation of a 50-nm amorphous silicon (a-Si) layer. It has been sealed by a 100-nm-thick silver top electrode after sufficient time for substrate cooling down. The chip configuration and junction patterning are similar to those of metal oxide processes.

Figure 3.34 shows a dc *I-V* curve of a junction from wafer VJa-SiAg1. One can immediately notice the large OFF/ON resistance ratio ~1000 which is comparable to our best results of multi-layer TiO<sub>x</sub> samples. Unfortunately, junctions from all 5 wafers have shown very poor yield (<5%) and endurance (<10 cycles). We believe the reasons include the a-Si thin film stress (since there is only one controllable parameter, deposition rate) and the large overlaps of the top and bottom electrodes.

We are also exploring the polymer thin film option, and the synthesis of WPF-oxy-F

[82] is conducted by Professor Andreas Mayr of the SBU Chemistry Department. It is also an obvious option for further integration study since the polymer memory layer deposition is only a simple step of spin-coating.



Figure 3.34 One dc *I-V* curve of a junction from wafer VJa-SiAg1.

It is our feeling that the task of reaching the ~90% device yield necessary for VLSI applications [64] is by no means hopeless, though it may require a large-scale industrial effort. We hope that our results will be useful for such effort.

# 3.8 Integration attempts

Inspired by the idea of CMOS/nanoelectronic circuits, we have ordered commercial CMOS chips from MOSIS using IBM 7RF 180nm process. The chip layout is shown in Figure 3.35, while Figure 3.36 shows microphotographs of fabricated chip fragments.



Figure 3.35 Layout of one CMOS chip.





Figure 3.36 Actual microphotographs of CMOS chip surface.

Figure 3.15 shows the configuration of a  $4 \times 4 \text{ mm}^2$  CMOS chip assembly which contains 4 identical chips. Each chip has 200 transistors on it with their 40 leads (for Sources and Gates) spreading on it. The leads of drains are confined in the yellow areas with a set of align marks surrounding them.

Figure 3.16 shows images of actual CMOS chip surfaces with emphasis on "active areas" which mean the areas where the leads of drains (as contacts with nanowires of a crossbar) locate. One can immediately see that the size of the lead is  $\sim 2.4 \,\mu\text{m}$  which is virtually small to keep the high density of a crossbar, but sufficient for a good optical alignment. The very rough surface shown in panel (c) is due to silicon nitride passivation layer. Its removal is the first task of the integration process (Figure 3.37). After the passivation layer has been removed by either the chemical mechanical polishing (CMP) or the reactive ion etch (RIE), we will deposit and pattern the contact pin metals to make a good electrical contact with Drains of CMOS circuits. An insulating layer of SiO<sub>2</sub> will be then deposited and polished, followed by deposition and patterning of base metal nanowires, as well as the additional metal of contact pins for top nanowires. After all processes above have been done, the sample will go through similar steps of metal oxidation, insulator deposition, top metal deposition and their corresponding patterning as described in Chapter 3.2, i.e. wafer VJTiOx8, Pt/TiO<sub>x</sub>/Ti stack with multi-layer TiO<sub>x</sub>. It serves as a demonstration of CMOS/nanoelectronic circuits with a crossbar add-on on top of CMOS circuits (Figures 1.5 and 1.6).



Figure 3.37 Integration steps for demonstration of CMOS/nanoelectronic circuits.

We are currently working on chemical mechanical polishing (CMP) for removing the passivation layer to expose the contact metal for further steps of integration. With the progress of device performance improvements and the new (small area) crosswire configuration in parallel, we can soon achieve the goal of a demonstration of hybrid CMOS/nanoelectronic circuits with a resistive memory device at each crosspoint. (See Figures 1.4 and 1.5.)

# Chapter 4 Conclusions

We have studied electron transport properties of metal oxide junction of two types:

#### 1. Aluminum oxide tunnel junctions for floating gate memory applications.

We have measured transport properties of all-metallic tunnel junctions with Nb/Al/Nb stack, fabricated using thermal oxidation or rf-plasma oxidation at various conditions. Rapid thermal post-annealing has been done to improve transport and endurance performance, in particular their endurance in electric fields in excess of 10 MV/cm. The results indicate that such junctions may combine high field endurance (corresponding to at least  $10^{10}$  write/erase cycles in floating-gate memories) and high current density (corresponding to 30-ns-scale write/erase time) at high voltages, with very low conductance (corresponding to ~0.1s-scale retention time) at low voltages. The largest remaining problem with the application of these junctions in FGRAM is the "perturb effect" [27] , i.e. a substantial (by ~2 orders of magnitude) rise of their conductance at semi-selected conditions, i.e. at applied voltages close to 50% of the write/erase value, clearly visible in Figures 2.5 and 2.6. This issue should be addressed by the further improvement of the junctions, or altering the memory architecture, or both.

#### 2. <u>Resistive bistability for hybrid CMOS/nanoelectronic circuits.</u>

We have studied resistive bistability (memory) effects in junctions based on metal

oxides, with a focus on sample-to-sample reproducibility which is necessary for the use of such junctions as crosspoint devices of hybrid CMOS/nanoelectronic circuits. Few-nm-thick layers of NbO<sub>x</sub>, CuO<sub>x</sub> and TiO<sub>x</sub> have been formed by thermal and plasma oxidation, at various deposition and oxidation conditions, both with or without rapid thermal post-annealing (RTA). The resistive bistability effect has been observed for all these materials, with particularly high endurance (over  $10^3$  switching cycles) obtained for single-layer TiO<sub>2</sub> junctions, and the best reproducibility reached for multi-layer junctions of the same material. Fabrication optimization has allowed us to improve the OFF/ON resistance ratio to about  $10^3$ , but the sample-to-sample reproducibility is so far lower than that required for large scale integration.

We hope that our results will give important clues for our further work in these directions, and to other research groups in pursuit of the goal of integrable nanodevice development.

# Bibliography

- [1] International Technology Roadmap for Semiconductors. 2007 edition, 2008 update. Available online at http://public.itrs.net/.
- [2] B. Yu and M. Meyyappan, *Solid-State Electron.* **50**, 536 (2006).
- [3] D. J. Frank, R. H. Dennard, E. Nowak, P. M. Solomon, Y. Taur, and H. S. P. Wong, *Proc. of IEEE* 89, 259 (2001).
- [4] K. Likharev, Nano and Giga Challenges in Microelectronics, edited by J. Greer, A. Korkin, and J. Labanowski, Elsevier, Amsterdam (2003), p. 27.
- [5] V. A. Sverdlov, T. J. Walls, and K. K. Likharev, *IEEE Trans. Elec. Dev.* 50, 1926 (2003).
- [6] W. Hanesch, E. J. Nowak, R. H. Dennard, P. M. Solomon, A. Bryant, O. H. Dokumaci, A. Kumar, X. Wang, J. B. Johnson, and M. V. Fischetti, *IBM J Res. Devel.* 50, 339 (2006).
- [7] T. J. Walls and K. K. Likharev, J. Appl. Phys. 104, 124307 (2008).
- [8] W. Lu and C. M. Lieber, Nat. Mate. 6, 841 (2007).
- [9] H. Park, J. Park, A. K. L. Lim, E. H. Anderson, A. P. Alivisatos, and P. L. McEuen, *Nature* 407, 57 (2000).
- [10] S. P. Gubin, Y. V. Gulyaev, G. B. Khomutov, V. V. Kislov, V. V. Kolesov, E. S. Soldatov, K. S. Sulaimankulov, and A. S. Trifonov, *Nanotechnology* 13, 185 (2002).
- [11] J. Park, A. N. Pasupathy, J. I. Goldsmith, C. Chang, Y. Yaish, J. R. Petta, M. Rinkoski, J. P. Sethna, H. D. Abruna, P. L. McEuen, and D. C. Ralph, *Nature* 417, 722 (2002).
- [12] N. B. Zhitenev, H. Meng, and Z. Bao, *Phys. Rev. Lett.* 88, 226801 (2002).
- [13] S. Kubatkin, A. Danilov, M. Hjort, J. Cornil, J. L. Bredas, N. Stuhr-Hansen, P. Hedegart, and T. Bjornholm, *Nature* 425, 698 (2003).

- [14] A. N. Pasupathy, J. Park, C. Chang, A. V. Soldatov, S. Lebedkin, R. C. Bialczak, J. E. Grose, L. A. K. Donev, J. P. Sethna, D. C. Ralph, and P. L. McEuen, *Nano Lett.* 5, 203 (2005).
- [15] D. H. Chae, J. Berry, S. Jung, F. Cotton, C. Murillo, and Z. Yao, *Nano Lett.* 6, 165 (2006).
- [16] K. Luo, D.-H. Chae, and Z. Yao, *Nanotechnology* 18, 465203 (2007).
- [17] J. A. Hutchby, G. I. Bourianoff, V. V. Zhirnov, J. E. Brewer, *IEEE Cir. Dev.* 18, 28 (2002).
- [18] B. Prince, Semiconductor Memories, 2nd edition, Wiley, Chichester, UK (1991).
- [19] J. Rabaey, A. Chandrakasan, and B. Nikolic, *Digital Integrated Circuits*, 2nd edition, Prentice Hall, Upper Saddle River, NJ (2002).
- [20] K. K. Likharev, Appl. Phys. Lett. 73, 2137 (1998).
- [21] K. K. Likharev and A. N. Korotkov, in IEDM'99 Tech. Dig., p. 223.
- [22] K. K. Likharev, IEEE Cir. and Dev. 16, 16 (2000).
- [23] J. D. Casperson, L.D. Bell, and H. A. Atwater, J. Appl. Phys. 92, 261 (2002).
- [24] B. Govoreanu, P. Blomme, M. Rosmeulen, J. Van Houdt, and K. De Mayer, *IEEE Elec. Dev. Lett.* 24, 99 (2003).
- [25] S. Verna, E. Pop, P. Kapur, K. Parat, and K. C. Saraswat, *IEEE Elec. Dev. Lett.* 29, 252 (2008).
- [26] The main contribution to the voltage sensitivity is provided by the difference in the conduction band offsets of the layers, though a difference in the dielectric constants of the layers may also provide a transparency steepness improvement. [24]
- [27] J. E. Brewer and M. Gill (eds.), *Nonvolatile Memory Technologies with Emphasis* on Flash, Wiley, Hoboken, NJ, (2008).
- [28] S. M. Sze., *Physics of Semiconductor Devices*, 2nd edition, Wiley, New York, 520 (1981).
- [29] R. Ludeke, M. T. Cuberes, E. Cartier, J. Vac. Sci. Technol. B 18, 2153 (2000).
- [30] R. Ludeke, M. T. Cuberes, E. Cartier, Appl. Phys. Lett. 76, 2886 (2000).

- [31] J. Robertson, J. Vac. Sci. Technol. B 18, 1785-1791 (2000).
- [32] J. Kwo, M. Hong, A. R. Kortan, K. L. Queeney, Y. J. Chabal, R. L. Opila, D. A. Muller, S. N. G. Chu, B. J. Sapjeta, T. S. Lay, J. P. Mannaerts, T. Boone, H. W. Krautter, J. J. Krajewski, A. M. Sergnt, J. M. Rosamilia, *J. Appl. Phys.* 89, 3920 (2001).
- [33] G. D. Wilk, R. M. Wallace, Appl. Phys. Lett. 74, 2854 (1999).
- [34] G. D. Wilk, R. M. Wallace, Appl. Phys. Lett. 76, 112 (2000).
- [35] G. D. Wilk, R. M. Wallace, J. M. Anthony, J. Appl. Phys. 87, 484 (2000).
- [36] G. D. Wilk, R. M. Wallace, and J. M. Anthony, J. Appl. Phys. 89, 5243 (2001).
- [37] T. P. Ma, IEEE Trans. Elec. Dev. 45, 680 (1998).
- [38] M. She, H. Takeuchi and T. S. King, IEEE Eletron Dev. Lett. 24, 309 (2003).
- [39] J. C. Fisher and I. Giaever, J. Appl. Phys. 32, 172 (1961).
- [40] J. L. Miles and P. H. Smith, J. Electrochem. Soc. 110, 1240 (1963).
- [41] B. Govoreanu, P. Blomme, J. Van Houdt, and K. De Meyer, *Jpn. J. Appl. Phys.* (pt. 1) 42, 2020 (2003).
- [42] S. J. Baik , S. Choi, U-I. Chung, and J. T. Moon, *Solid-State Electronics* 48, 1475 (2004).
- [43] S. H. Hong, J. H. Jang, T. J. Park, D. S. Jeong, M. Kim, C. S. Hwang, and J. Y. Won, *Appl. Phys. Lett.* 87, 152106 (2005).
- [44] Y. Q. Wang, W. S. Hwang, G. Zhang, G. Samudra, Y.-C. Yeo, and W. J. Yoo, *IEEE Trans. Elec. Dev.* 54, 2699 (2007).
- [45] D. S. Golubovich, E. Vianello, A. Arreghini, F. Driussi, M. J. van Durren, N. Aki, L. Selmi, and D. Esseni, *Semicon. Sci. Technol.* 23, 075003 (2008).
- [46] J. D. Casperson, Ph. D. Thesis, Caltech, Pasadena, CA (2004).
- [47] Y. Liu, S. I. Shim, F. C. Yeh, X. W. Wang, and T. P. Ma, *Microelectronic Eng.* 85, 45 (2008).
- [48] K. S. Seol, S. J. Choi, J.-Y. Choi, E.-J. Jang, B.-K. Kim, S.-J. Park, D.-G. Cha, I.-Y. Song, J.-B. Park, Y. Park, and S.-H. Choi, *Appl. Phys. Lett.* 89, 083109 (2006).

- [49] J. Buckley, B. De Salvo, G. Ghibaudo, M. Gely, J. F. Damlencourt, F. Martin, G. Nicotra, and S. Deleonibus, *Solid-State Electron*. 49, 1833 (2006).
- [50] W. Chen, W.-J. Liu, M. Zhang, S.-J. Ding, D. W. Zhang, and M.-F. Li, *Appl. Phys. Lett.* 91, 022908 (2007).
- [51] E. Cimpoiasu, S. K. Tolpygo, X. Liu, N. Simonian, J. E. Lukens, K. K. Likharev, R. F. Klie and Y. Zhu, J. Appl. Phys. 96, 1088 (2004).
- [52] K. K. Likharev, in J. Greer, A. Korkin, and J. Labanowski (eds.), Nano and Giga Challenges in Microelectronics Elsevier, Amsterdam, (2003), p. 27.
- [53] K. K. Likharev, in Ref. 27, p. 703.
- [54] K. K. Likharev, A. Mayr, I. Muckra, and O. Turel, Ann. NY Acad. Sci. 1006, 146 (2003).
- [55] M. N. Kozicki, IEEE Trans. on Nanotech. 4, 331 (2005).
- [56] R. Waser and M. Aono, Nat. Mat. 6, 833 (2007).
- [57] R. Waser, R. Dittmann, G. Staikov, and K. Szot, Adv. Mat. 21, 25-26, 2632, (2009).
- [58] M. Gurvitch, M. A. Washington, and H. A. Higgins, *Appl. Phys. Lett.* 42, 472 (1983).
- [59] W. A. Harrison, Phys. Rev. 123, 85 (1961).
- [60] R. L. Liboff, *Introductory Quantum Mechanics*, 2nd edition, Addison-Wesley, Reading, MA, 217 (1992).
- [61] M. V. Fischetti, Phys. Rev. B 31, 2099 (1985).
- [62] J. H. Stathis and D. J. DiMaria, in IEDM'98 Tech. Dig. p. 167.
- [63] S. Lombardo, J. H. Stathis, B. P. Linder, K. L. Pey, F. Palumbo, C. H. Tung, J. Appl. Phys. 98, 121301 (2005).
- [64] K.K. Likharev, J. Nanoelectron. and Optoelectron. 3, 203 (2008).
- [65] Z. Li, M. D. Pickett, D. Stewart, D. A. A. Ohlberg, X. Li, E. Wu, W. Robinett, and R. S. Williams, *Nanotechnology 19* art. 165203 (2008).

- [66] A. Chen, S. Haddad, Y.-C. Wu, T.-N. Fang, Z. Lan, S. Avanzino, S. Pangrle, M. Buynoski, M. Rathor, W. Cai, N. Tripsas, C. Bill, M. VanBuskirk, and M. Taguchi, *Tech. Dig. of IEDM*, Rept. 31.4 (2005),.
- [67] I. G. Baek, D. C. Kim, M. J. Lee, H.-J. Kim, E. K. Yim, M. S. Lee, J. E. Lee, S. E. Ahn, S. Seo, J. H. Lee, J. C. Park, Y. K. Cha, S. O. Park, H. S. Kim, I. K. Yoo, U.-In. Chung, J. T. Moon, and B. I. Ryu, *Tech. Dig. of IEDM*, 750 (2005).
- [68] K. Terabe, T. Hasegawa, T. Nakayama, and M. Aono, Nature 433, 47 (2005).
- [69] N. Banno, T. Sakamoto, N. Iguchi, H. Kawaura, S. Kaeriyama, M. Mizuno, K. Terabe, T. Hasegawa, and M. Aono, *IEICE Trans.on Electron.* E89-C, 492 (2006).
- [70] L. Courtade, Ch. Turquat, Ch. Muller, D. Goguenheim, J. G. Lisoni, L. Goux, and D. J. Wouters, *Proc. of ICMTD* 147 (2007).
- [71] M. H. Zhai, K. B. Yin, L. Shi, J. Yin, and Z. G. Liu, J. Phys. D 40, 3702 (2007).
- [72] C. Johnes, D. A. A. Ohlberg, S.-Y. Wang, R. S. Williams, and M. S. Islam, Proc. of IEEE-Nano 207 (2007).
- [73] W. Guan, S. Long, R. Jia, and M. Liu, Appl. Phys. Lett. 91, 062111 (2007).
- [74] C. Schindler, S. C. P. Thermadam, R. Waser, and M. N. Kozicki, *IEEE Trans. on Electron. Dev.* 54, 2762 (2007).
- [75] T.-N. Fang, S. Kaza, S. Haddad, A. Chen, Y.-C. Wu, Z. Lan, S. Avanzino, D. Liao, C. Gopalan, S. Mahdavi, M. Buynoski, C. Marrian, M. VanBuskirk, and M. Taguchi, *Proc. of ICMTD* 143 (2007).
- [76] H. Schroder and D. S. Jeong, Microel. J. 84, 1982 (2007).
- [77] Y. Dong, G. Yu, M. C. McAlpine, W. Lu, and C. M. Lieber, *Nano Lett.* 8, 386 (2008).
- [78] W. Guan, S. Long, Q. Liu, M. Liu, and W. Wang, *IEEE Electron Dev. Lett.* 29, 434 (2008).
- [79] S. H. Jo and W. Lu, *Nano Lett.* 8, 392 (2008).
- [80] Q. Liu, W. H. Guan, S. B. Long, R. Jia, M. Liu, and J. N. Chen, *Appl. Phys. Lett.* 92, 012117 (2008).

- [81] J. J. Yang, M. D. Pickett, X. Li, D. A. A. Ohlberg, D. R. Stewart, and R. S. Williams, *Nat. Nanotechnol.* 3, 429 (2008).
- [82] T. Kim, H. Choi, S. Oh, M. Jo, G. Wang, B. Cho, D. Kim, H. Hwang and T. Lee, *Nanotechnology* 20, 025201 (2009).
- [83] Besides that, there have been several demonstrations several groups (see, e.g., References 65, 89, 93 and 94) of small-scale crossbars with a fraction of crosspoint devices exhibiting resistive bistability, without a quantitative characterization of their reproducibility.
- [84] W. R. Hiatt and T. W. Hickmott, Appl. Phys. Lett. 6, 106 (1965).
- [85] T. W. Hickmott, J. Vac. Sci. Tech. 6, 828 (1969).
- [86] H. Sim, D. Choi, D. Lee, M. Hasan, C. B. Samantaray and H. Hwang, *Microelectronic Eng.* 80, 260 (2005).
- [87] M. J. Rozenberg, I. H. Inoue, and M. J. Sanchez, "Nonvolatile Memory with Multilevel Switching: A Basic Model", *Phy. Rev. Lett.* 92, No. 17, 178302, (2004).
- [88] H. B. Lv, M. Yin, X. F. Fu, Y. L. Song, L. Tang, P. Zhou, C. H. Zhao, T. A. Tang, B. A. Chen, and Y. Y. Lin, *IEEE Elec. Dev. Lett.* 29, 309 (2008).
- [89] Q. Xia, W. Robinett, M. W. Cumbie, N. Banerjee, T. J. Cardinali, J. J. Yang, W. Wu, X. Li, W. M. Tong, D. B. Strukov, G. S. Snider, G. Medeiros-Ribeiro and R. S. Williams, *Nano Lett.* 9, 3640 (2009).
- [90] D. C. Kim, M. J. Lee, S. E. Ahn, S. Seo, J. C. Park, I. K. Yoo, I. G. Baek, H. J. Kim, E. K. Yim, J. E. Lee, S. O. Park, H. S. Kim, U-In Chung, J. T. Moon and B. I. Ryu, *Appl. Phys. Lett.* 88, 232106 (2006).
- [91] L. Yu, S. Kim, M. Ryu, S. Choi and Y. Choi, *IEEE Electron Dev. Lett.* 29, 331 (2008).
- [92] R. Dong, D.S. Lee, M. B. Pyun, M. Hasan, H. J. Choi, M. S. Jo, D. J. Seong, M. Chang, S. H. Heo, J. M. Lee, H. K. Park and H. Hwang, *Appl. Phys. A* 93, 409 (2008).
- [93] J. E. Green, J. W. Choi, A. Boukai, Y. Bunimovich, E. Johnston-Halperin, E. Delonno, Y. Luo, B.A. Sheriff, K. Xu, Y. S. Shin, H.R. Tseng, J. F. Stoddart, and J. E. Heath, *Nature* 445, 414 (2007).

[94] S. H. Jo, K.-H. Kim, and W. Lu, Nano Lett. 9, 870 (2009).

# Appendix:

# Process sheet of wafer VJTiOx2

(All parts with underlines have been filled after each fabrication step.

 $\underline{X}$  indicates a specific step has been done.)

 1. Base electrode patterning
 Date 3/6/08
 Temp.72F
 R.H. 34 %

 X Spin Negative Resist UVN-30 (@3000 rpm, 60 s). [5000 Å]

X Soft Bake: (Temp 90°C, Time 1 min)

<u>X</u> Expose: (JBA) Intensity  $\mathbf{A} = \underline{1.58} \text{ mW/cm}^2$ ,  $\mathbf{B} = \underline{0.48} \text{ mW/cm}^2$ , Time  $\underline{4.5}$  sec.

C.Vac.<u>0</u>

<u>X</u> Post Exposure Bake: (Temp 90°C, Time 1 min)

X Develop: (Microposit CD-26 : DI water 2:1) Temp 20.5 °C, Time 1:00 min

Clear @ <u>45</u> s

X Inspect, Comments:

clean, contact not good during exposure, edges rounded and marks not clear.

<u>X</u> Plasma Ash (@50W, 1Torr), <u>40</u>s.

Resist Thickness: 4925\_Å.

# 2. Metal Deposition

Date <u>3/7/08</u>

Run # 1203

| Process | B.P.                    | Current     | Outgas    | Thickness  | Time      | Rate     |
|---------|-------------------------|-------------|-----------|------------|-----------|----------|
|         | (10 <sup>-7</sup> Torr) | (A)         | (A)       | (Å)        | (min)     | (Å/sec)  |
| Ti      | <u>6.4</u>              | <u>0.68</u> | <u>80</u> | <u>900</u> | <u>15</u> | <u>1</u> |

# Metal Lift-off

X Soak Acetone: 0.5 hrs.

<u>X</u> Ultrasonic in Acetone: 15 + 10 min.

X Inspect/Comments:

clean but due to poor CV edges rounded & alignment marks did not come out.

X Plasma ash: 1:40 min @50 W and 1 Torr.

Metal Thickness: 890 Å.

# 3. Oxidation & Nb CE Deposition

Date <u>3/10/08</u>

Run #<u>1568</u>

| Process   | B.P.<br>*10 <sup>-7</sup><br>(Torr) | Stage                       | Ar/O <sub>2</sub><br>Pr.<br>(mTorr) | Power<br>(W) | Current<br>(A) | Voltage<br>(V) | Time<br>(min) | Stage<br>Water |
|-----------|-------------------------------------|-----------------------------|-------------------------------------|--------------|----------------|----------------|---------------|----------------|
| Sp. Clean | <u>1.2</u>                          | <u>Down</u><br>( <u>Al)</u> | <u>9.5</u>                          | <u>150</u>   | <u>46/40</u>   | <u>606</u>     | <u>1:00</u>   | <u>ON</u>      |
| Oxidation | <u>1.6</u>                          | <u>UP</u><br>( <u>Al)</u>   | <u>15.0</u>                         | <u>50</u>    | <u>51/33</u>   | <u>305</u>     | <u>10:10</u>  | <u>ON</u>      |
| Nb Presp. | <u>1.6</u>                          | <u>UP</u><br>( <u>Al)</u>   | <u>10.5</u>                         | <u>600</u>   | <u>2.03</u>    | <u>297</u>     | <u>2:00</u>   | <u>ON</u>      |
| Nb CE     |                                     | <u>Down</u><br>(Nb)         | <u>10.5</u>                         | <u>600</u>   | <u>2.03</u>    | <u>297</u>     | <u>1:00</u>   | <u>ON</u>      |

Comments: Plasma oxidation at rf power 50 W, O2 pressure 15 mTorr.

### **3. Junction Patterning**

# Mask <u>CREST M3</u> Date <u>3/10/08</u> Temp. <u>72F</u> R.H. <u>34</u> %

<u>X</u>Spin 6% PMMA (@ 3000 rpm, 60 s). [10000 Å]

<u>X</u> Bake: (Temp 140°C, Time 5 min)

<u>X</u> Expose: (JBA) Intensity  $\mathbf{A} = \underline{1.58} \text{ mW/cm}^2$ ,  $\mathbf{B} = \underline{0.48} \text{ mW/cm}^2$  Time

<u>\_994</u>\_sec. C.Vac.<u>-3"</u>

<u>X</u> Develop: (MIBK : IPA 1:1) Temp  $20.5^{\circ}$ C, Time 1:00 min + Buzz 0:45 sec

X Inspect, Comments:

OK, few defects, sharp.

X Plasma Ash (@50W, 1Torr), 40s

# **Surface Clean**

Soak in DI water: <u>0.5</u> min, and check contact angle.

Wet Etch (15% Phosphoric Acid (a) 50  $^{0}$ C): <u>20</u> sec

PLASMA ETCH Nb CE

Date: <u>3/10/08</u>

Run <u>2567</u>

| Gas             | BP<br>(10 <sup>-5</sup> Torr) | Flow<br>rate<br>(ccm) | Gas<br>Pres.<br>(mTorr) | Power<br>(W) | V <sub>b</sub><br>(V) | Time<br>(min) | End-point<br>@ |
|-----------------|-------------------------------|-----------------------|-------------------------|--------------|-----------------------|---------------|----------------|
| SF <sub>6</sub> | <u>2.6</u>                    | <u>11.2</u>           | <u>25</u>               | <u>20</u>    | <u>-1.2</u>           | 2:00          | <u>1:30</u>    |

X Inspect/Comments: Ok.

| 4. SiO <sub>2</sub> (Quartz) Deposition |                                 |                      |              |                          | Run # <u>798</u>        |                          |                    |
|-----------------------------------------|---------------------------------|----------------------|--------------|--------------------------|-------------------------|--------------------------|--------------------|
|                                         | B.P.<br>(10 <sup>-7</sup> Torr) | Ar Press.<br>(mTorr) | Power<br>(W) | V <sub>bias</sub><br>(V) | V <sub>p-p</sub><br>(V) | Deposition Time<br>(min) | Wait Time<br>(min) |
| 2.46                                    |                                 | 25                   | 400          | 021                      | 1540                    | <u>2:30</u>              | <u>6:00</u>        |
|                                         | <u>2.40</u>                     | <u>2.3</u>           | <u>400</u>   | <u>-931</u>              | <u>1540</u>             | <u>2:30</u>              |                    |

#### **Quartz Liftoff**

<u>X</u> Stripper (Acetone) – Soak: <u>>12</u> hrs.

<u>X</u>Ultrasonic in Acetone: <u>10</u> min Q-tip scrub? <u>yes</u> + Buzz: <u>10</u> min

X Inspect, Comments:

top left corner chipped off (was cracked in quartz system).

<u>X</u> Thickness: I2 above M3 <u>630</u> Å

X Plasma Ash @50W, 1Torr, 2:00 min

# 5. M4 Wiring Mask <u>CREST M4</u> Date <u>3/18/08</u> Temp. <u>72F</u> R.H<u>35</u>%

<u>X</u>Spin 6% PMMA (@ 4000 rpm, 60 s). [8000 Å]

<u>X</u> Bake: (Temp 140°C, Time 5 min)

<u>X</u> Expose (JBA): Intensity  $\mathbf{A} = \underline{1.56} \text{ mW/cm}^2$ ,  $\mathbf{B} = \underline{0.47} \text{ mW/cm}^2$  Time <u>994</u> sec.

C.Vac.<u>-2"</u>

<u>X</u> Develop (MIBK : IPA 1:1): Temp  $20^{\circ}$ C, Time 1:00 min + Buzz 0:45 sec

X Inspect, Comments: Ok.

<u>X</u>Plasma Ash (@50W, 1Torr): <u>40</u>s

X Resist Thickness: 8100 Å

| 6. Nb Wiri   |                                 | Date <u>3</u>       | Run # <u>1575</u> |              |                |                |               |
|--------------|---------------------------------|---------------------|-------------------|--------------|----------------|----------------|---------------|
| Process      | B.P.<br>(10 <sup>-7</sup> Torr) | Stage               | Ar Pr.<br>(mTorr) | Power<br>(W) | Current<br>(A) | Voltage<br>(V) | Time<br>(min) |
| Sp.<br>Clean | <u>3.0</u>                      | <u>UP</u><br>(Out)  | <u>9.5</u>        | <u>150</u>   | <u>48/41</u>   | <u>615</u>     | <u>2:00</u>   |
| Nb<br>Presp. | <u>2.8</u>                      | <u>UP</u><br>(Al)   | <u>10.5</u>       | <u>600</u>   | <u>2.03</u>    | <u>297</u>     | <u>2:00</u>   |
| Nb CE        | -                               | <u>Down</u><br>(Nb) | <u>10.5</u>       | <u>600</u>   | <u>2.03</u>    | <u>297</u>     | <u>2:00</u>   |

# Nb Liftoff

X Soak in Stripper (Acetone): <u>60 min</u>.

<u>X</u>Ultrasonic in Acetone: <u>5</u>min.

X Inspect, Comments: Ok.