Show simple item record

dc.identifier.urihttp://hdl.handle.net/11401/77440
dc.description.sponsorshipThis work is sponsored by the Stony Brook University Graduate School in compliance with the requirements for completion of degree.en_US
dc.formatMonograph
dc.format.mediumElectronic Resourceen_US
dc.language.isoen_US
dc.publisherThe Graduate School, Stony Brook University: Stony Brook, NY.
dc.typeDissertation
dcterms.abstractThis thesis proposes novel approaches for analog circuit design knowledge mining and circuit causal information modeling. In particular, knowledge mining discovers and decomposes analog circuit design knowledge into three components: (1) a conceptual hierarchy for a group of circuit topologies, (2) circuits' performance capabilities (including trade-offs and bottlenecks), and (3) circuits' design causal reasoning strategies. Causal reasoning strategies lead to the development of reasoning-based topology synthesis and design verification, thus bring new perspective to existing approaches. Extended from performance capabilities, the thesis proposes circuit causal information modeling, which models relations of parameters deciding circuit performance attributes and coupling with other parameters. Different causal information measure reveals ordered parameter sequence and circuit sizing strategy.
dcterms.available2017-09-20T16:52:41Z
dcterms.contributorDoboli, Alexen_US
dcterms.contributorStanacevic, Milutinen_US
dcterms.contributorSalman, Emreen_US
dcterms.contributorMilder, Peteren_US
dcterms.contributorLi, Xin.en_US
dcterms.creatorJiao, Fanshu
dcterms.dateAccepted2017-09-20T16:52:41Z
dcterms.dateSubmitted2017-09-20T16:52:41Z
dcterms.descriptionDepartment of Electrical Engineeringen_US
dcterms.extent196 pg.en_US
dcterms.formatApplication/PDFen_US
dcterms.formatMonograph
dcterms.identifierhttp://hdl.handle.net/11401/77440
dcterms.issued2016-12-01
dcterms.languageen_US
dcterms.provenanceMade available in DSpace on 2017-09-20T16:52:41Z (GMT). No. of bitstreams: 1 Jiao_grad.sunysb_0771E_13133.pdf: 1226699 bytes, checksum: b8eab4c4c221021d4a0df39fe142b25d (MD5) Previous issue date: 1en
dcterms.publisherThe Graduate School, Stony Brook University: Stony Brook, NY.
dcterms.subjectAnalog circuit design automation, Causal information modeling, Design knowledge mining, Design verification, Topology synthesis
dcterms.subjectElectrical engineering
dcterms.titleAnalog circuit design knowledge mining and circuit causal information modeling
dcterms.typeDissertation


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record