Show simple item record

dc.identifier.urihttp://hdl.handle.net/11401/77481
dc.description.sponsorshipThis work is sponsored by the Stony Brook University Graduate School in compliance with the requirements for completion of degree.en_US
dc.formatMonograph
dc.format.mediumElectronic Resourceen_US
dc.language.isoen_US
dc.publisherThe Graduate School, Stony Brook University: Stony Brook, NY.
dc.typeThesis
dcterms.abstractA novel glitch-free integrated clock gating (ICG) cell is developed and demonstrated in 45 nm CMOS technology. The proposed cell is more reliable as it produces an uninterrupted gated clock signal in cases where glitches occur in the enable signal during clock transitions. A detailed comparison of the proposed cell with the existing integrated clock gating cells is also presented. Glitch-free operation (and therefore high reliability) is achieved at the expense of larger power and delay, as quantified for 45 nm CMOS technology. Several design issues and different glitch characteristics are also discussed. The proposed ICG cell is shown to be highly applicable to dual edge triggered flip- flops where existing ICGs fail if there are glitches in the enable during clock transitions.
dcterms.available2017-09-20T16:52:47Z
dcterms.contributorSalman, Emreen_US
dcterms.contributorHong, Sangjin.en_US
dcterms.creatorNoor, Tasnuva
dcterms.dateAccepted2017-09-20T16:52:47Z
dcterms.dateSubmitted2017-09-20T16:52:47Z
dcterms.descriptionDepartment of Electrical Engineering.en_US
dcterms.extent44 pg.en_US
dcterms.formatApplication/PDFen_US
dcterms.formatMonograph
dcterms.identifierhttp://hdl.handle.net/11401/77481
dcterms.issued2016-12-01
dcterms.languageen_US
dcterms.provenanceMade available in DSpace on 2017-09-20T16:52:47Z (GMT). No. of bitstreams: 1 Noor_grad.sunysb_0771M_12887.pdf: 1963312 bytes, checksum: 9aee9c715cb3b192d5a1ea24130d24bd (MD5) Previous issue date: 1en
dcterms.publisherThe Graduate School, Stony Brook University: Stony Brook, NY.
dcterms.subjectClock Gating, Dual Edge Triggered Flip-flop, Integrated Circuit Design, Integrated Clock Gating Cell, Low Power Design, VLSI
dcterms.subjectElectrical engineering
dcterms.titleDesign of a Novel Glitch-Free Integrated Clock Gating Cell for High Reliability
dcterms.typeThesis


Files in this item

Thumbnail

This item appears in the following Collection(s)

Show simple item record